Claims
- 1. A semiconductor structure comprising:
a monocrystalline silicon substrate; an amorphous oxide material overlying the monocrystalline silicon substrate; a monocrystalline perovskite oxide material overlying the amorphous oxide material; and a monocrystalline alloy compound semiconductor material overlying the monocrystalline perovskite oxide material and being substantially lattice mismatched to said substrate.
- 2. The semiconductor structure of claim 1, wherein said monocrystalline alloy compound semiconductor material comprises a material selected from one of Group III-V and Group II-VI.
- 3. The semiconductor structure of claim 1, wherein said monocrystalline alloy compound semiconductor material comprises a material selected from one of: indium gallium arsenide (InGaAs), gallium aluminum arsenide (GaAlAs), indium aluminum arsenide (InAlAs), indium gallium phosphide (InGaP), indium gallium nitride (InGaN), cadmium mercury telluride (CdHgTe), zinc sulfur selenide (ZnSSe), GaInAsp, GaAlAsP, InGaAsN, InAsAlN, InAsAlP, at least two group III elements, and ant least two group V elements.
- 4. The semiconductor structure of claim 1, wherein said monocrystalline perovskite oxide material comprises a material selected from at least one of: alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide.
- 5. The semiconductor structure of claim 1, wherein said monocrystalline perovskite oxide material has a thickness in the range of from about 2 to 100 nanometers.
- 6. The semiconductor structure of claim 1, further comprising a template layer formed overlying said monocrystalline perovskite oxide material and underlying said monocrystalline alloy compound semiconductor material.
- 7. The semiconductor structure of claim 6, wherein said template layer comprises a Zintl-type phase material.
- 8. The semiconductor structure of claim 7, wherein said Zintl-type phase material comprises at least one of SrAl2, Sr3Al2As4, (MgCaYb)Ga2, (Ca,Sr,Eu,Yb)In2, BaGe2As, and SrSn2As2.
- 9. The semiconductor structure of claim 6, wherein said template layer comprises a surfactant material.
- 10. The semiconductor structure of claim 9, wherein said surfactant material comprises at least one Al, In, and Ga.
- 11. The semiconductor structure of claim 9, wherein said template layer further comprises a capping layer.
- 12. The semiconductor structure of claim 1, wherein said capping layer is formed by exposing said surfactant material to a cap-inducing material.
- 13. The semiconductor structure of claim 12, wherein said cap-inducing material comprises at least one of As, P, Sb, and N.
- 14. The semiconductor structure of claim 1, wherein said monocrystalline perovskite oxide material comprises Sr(Zrhd 1−xTix)O3 where x ranges from 0 to 1.
- 15. The semiconductor structure of claim 14, wherein x is chosen such that Sr(Zr1−xTix)O3 is substantially lattice matched to said monocrystalline alloy compound semiconductor material.
- 16. The semiconductor structure of claim 1, further comprising a first semiconductor component, at least a portion of which is formed in said monocrystalline silicon substrate.
- 17. The semiconductor structure of claim 16, further comprising a second semiconductor component, at least a portion of which is formed in said monocrystalline alloy compound semiconductor material, said first and second semiconductor components being monolithically integrated.
- 18. A process for fabricating a semiconductor structure comprising:
providing a monocrystalline silicon substrate; depositing a monocrystalline perovskite oxide film overlying the monocrystalline silicon substrate, the film having a thickness less than a thickness of the material that would result in strain-induced defects; forming an amorphous oxide interface layer containing at least silicon and oxygen at an interface between the monocrystalline perovskite oxide film and the monocrystalline silicon substrate; and epitaxially forming a monocrystalline alloy compound semiconductor layer overlying the monocrystalline perovskite oxide film and being substantially lattice mismatched to said substrate.
- 19. The process of claim 18, wherein said step of epitaxially forming said monocrystalline alloy compound semiconductor layer comprises a material selected from one of Group III-V and Group II-VI.
- 20. The process of claim 18, wherein said step of epitaxially forming said monocrystalline alloy compound semiconductor layer comprises a material selected from one of: indium gallium arsenide (InGAs), gallium aluminum arsenide (GaAlAs), indium aluminum arsenide (InAlAs), indium gallium phosphide (InGaP), indium gallium nitride (InGaN), cadmium mercury telluride (CdHgTe), and zinc sulfur selenide (ZnSSe), GaInAsp, GaAlAsP, InGaAsN, InAsAlN,. InAsAlP, at least two group III elements, and ant least two group V elements.
- 21. The process of claim 18, wherein said step of depositing said monocrystalline perovskite oxide film comprises a material selected from at least one of: alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide.
- 22. The process of claim 18, wherein said step of depositing a monocrystalline perovskite oxide film comprises depositing said oxide to a thickness in the range of from about 2 to 100 nanometers.
- 23. The process of claim 18, further comprising the step of forming a template layer overlying said monocrystalline perovskite oxide film and underlying said monocrystalline alloy compound semiconductor layer.
- 24. The process of claim 23, wherein said step of forming said template layer comprises a Zintl-type phase material.
- 25. The process of claim 24, wherein said step of forming said template layer comprises at least one of SrAl2, Sr3Al2As4, (MgCaYb)Ga2, (Ca,Sr,Eu,Yb)In2, BaGe2As, and SrSn2As2.
- 26. The process of claim 23, wherein said step of forming said template layer comprises a surfactant material.
- 27. The process of claim 26, wherein said step of forming said template layer comprises at least one of Al, In, and Ga.
- 28. The process of claim 26, further comprising the step of forming a capping layer.
- 29. The process of claim 28, wherein said step of forming said capping layer comprises exposing said surfactant material to a cap-inducing material.
- 30. The process of claim 29, wherein said step of forming said capping layer comprises at least one of As, P, Sb, and N.
- 31. The process of claim 18, wherein the steps of depositing and forming comprises a process selected from the group consisting of MBE, MOCVD, MEE, CVD, PVD, PLD, CSD, and ALE.
- 32. The process of claim 18, further comprising the step of forming an electrical component in said monocrystalline alloy compound semiconductor layer.
- 33. The process of claim 32, further comprising the step of forming a second electrical component in said monocrystalline silicon substrate.
- 34. The process of claim 33, further comprising the step of monolithically integrating said first and second electrical components.
- 35. The process of claim 18, further comprising the step of heat treating said monocrystalline film to convert said film to said amorphous oxide.
- 36. A semiconductor device structure comprising:
a monocrystalline substrate having a first lattice constant; an amorphous oxide material overlying the monocrystalline substrate; a monocrystalline film overlying the amorphous oxide material, said monocrystalline oxide material having a second lattice constant; and a monocrystalline compound semiconductor material overlying said monocrystalline film, said compound semiconductor material comprising at least three elements and having a third lattice constant, said third lattice constant being different than said first lattice constant and substantially matched to said second lattice constant.
- 37. The semiconductor device structure of claim 36, wherein said substrate comprises a material selected from Group IV, Group IV compound, and Group III-V compound.
- 38. The semiconductor device structure of claim 36, wherein said substrate comprises a material selected from silicon, silicon germanium, gallium arsenide, and indium phosphide.
- 39. The semiconductor device structure of claim 36, wherein said monocrystalline film comprises a material selected from at least one of: alkaline earth metal titanates, alkaline earth metal zirconates, alkaline earth metal hafnates, alkaline earth metal tantalates, alkaline earth metal ruthenates, alkaline earth metal niobates, alkaline earth metal vanadates, alkaline earth metal tin-based perovskites, lanthanum aluminate, lanthanum scandium oxide, and gadolinium oxide.
- 40. The semiconductor device structure of claim 36, wherein said monocrystalline oxide material having a thickness in the range of from about 2 to 100 nanometers.
- 41. The semiconductor device structure of claim 36, wherein said monocrystalline compound semiconductor layer comprises a material selected from one of: indium gallium arsenide (InGaAs), gallium aluminum arsenide (GaAlAs), indium aluminum arsenide (InAlAs), indium gallium phosphide (InGaP), aluminum indium gallium phosphide (AlInGaP), indium gallium aluminum nitride (InGaAlN), indium gallium nitride (InGaN), cadmium mercury telluride (CdHgTe), and zinc sulfur selenide (ZnSSe), GaInAsp, GaAlAsP, InGaAsN, InAsAlN,. InAsAlP, at least two group III elements, and ant least two group V elements.
- 42. The semiconductor device structure of claim 36, wherein said monocrystalline film is formed of a monocrystalline oxide material and is subsequently heat treated to convert said monocrystalline oxide material to an amorphous oxide.
- 43. The semiconductor device structure of claim 36, further comprising an additional monocrystalline compound semiconductor material overlying said first monocrystalline compound semiconductor material, said additional monocrystalline compound semiconductor material having a fourth lattice constant.
- 44. The semiconductor device structure of claim 43, wherein said additional monocrystalline compound semiconductor layer comprises a material selected from one of: indium gallium arsenide (InGaAs), gallium aluminum arsenide (GaAlAs), indium aluminum arsenide (InAlAs), indium gallium phosphide (InGaP), aluminum indium gallium phosphide (AlInGaP), indium gallium aluminum nitride (InGaAlN), indium gallium nitride (InGaN), cadmium mercury telluride (CdHgTe), and zinc sulfur selenide (ZnSSe), GaInAsp, GaAlAsP, InGaAsN, InAsAlN,. InAsAlP, at least two group III elements, and ant least two group V elements.
- 45. The semiconductor device structure of claim 43, wherein said fourth lattice constant is substantially matched to said third lattice constant and substantially mismatched to said first lattice constant.
- 46. The semiconductor device structure of claim 36, further comprising a first electrical device, at least a portion of which is formed in said monocrystalline substrate.
- 47. The semiconductor device structure of claim 46, further comprising a second electrical device, at least a portion of which is formed in said monocrystalline compound semiconductor material, said first and second electrical devices being monolithically integrated.
- 48. The semiconductor device structure of claim 36, wherein said monocrystalline compound semiconductor material comprises indium gallium arsenide.
- 49. The semiconductor device structure of claim 48, wherein said device structure comprises a laser.
- 50. The semiconductor device structure of claim 49, wherein said monocrystalline film comprises Sr(Zr1−xTix)O3 where x ranges from 0 to 1.
- 51. The semiconductor device structure of claim 50, wherein x is chosen such that Sr(Zr1−xTix)O3 is substantially lattice matched to said monocrystalline compound semiconductor material.
- 52. The semiconductor device structure of claim 50, wherein said monocrystalline substrate comprises silicon.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present invention is a continuation of U.S. patent application Ser. No. 09/607,207 entitled “Semiconductor Structure, Semiconductor Device, Communicating Device, Integrated Circuit, And Process for Fabricating the Same,” filed Jun. 28, 2000, which is assigned to the current assignee hereof.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09607207 |
Jun 2000 |
US |
Child |
09911490 |
Jul 2001 |
US |