This invention is related to an invention for a Fully-Depleted, Fully-Inverted, Short-Length and Vertically-Oriented Channel, Dual-Gate, CMOS FET, described in U.S. patent application Ser. No. 09/413,666, filed concurrently herewith by the same inventors herein and assigned to the same assignee. The disclosure of this concurrently filed patent application is incorporated herein by this reference.
Number | Name | Date | Kind |
---|---|---|---|
5008214 | Redwine | Apr 1991 | A |
5264395 | Bindal et al. | Nov 1993 | A |
5300450 | Shen et al. | Apr 1994 | A |
5426070 | Shaw et al. | Jun 1995 | A |
5480838 | Mitsui | Jan 1996 | A |
5650351 | Wu | Jul 1997 | A |
5675164 | Brunner et al. | Oct 1997 | A |
5705321 | Brueck et al. | Jan 1998 | A |
5780327 | Chu et al. | Jul 1998 | A |
5932911 | Yue et al. | Aug 1999 | A |
5998266 | So | Dec 1999 | A |
6040218 | Lam | Mar 2000 | A |
6077745 | Burns, Jr. et al. | Jun 2000 | A |
6111296 | Yamazaki et al. | Aug 2000 | A |
6180441 | Yue et al. | Jan 2001 | B1 |
6208164 | Noble et al. | Mar 2001 | B1 |
Number | Date | Country |
---|---|---|
200012813 | Jan 2000 | JP |
2000101052 | Apr 2000 | JP |
Entry |
---|
FET design eyes nanoscale CMOS, By Sunny Bains, EE Times, Oct. 26, 1998, pp. 59-60. |
Scaling Theory for Cylindrical, Fully-Depleted, Surrounding-Gate MOSFET's, By Christopher P. Auth, et al., IEEE Electron Device Letters, vol. 18, No. 2, Feb. 1997, pp. 74-76. |
Monte Carlo Simulation of a 30 nm Dual-Gate MOSFET: How Short Can Si Go?, By D.J. Frank, et al., International Electron Devices Meeting, 1992, pp. 553-556. |
Silicon-On-Insulator “Gate-All-Around Device,” By J.P. Colinge, et al., International Electron Devices Meeting, 1990, pp. 595-598. |
A Simple Model for Threshold Voltage of Surrounding-Gate MOSFET's, By Christopher P. Auth, et al., IEEE Transactions on Electron Devices, vol. 45, No. 11, Nov. 1998, pp. 2381-2383. |