This specification relates to stabilizing switching circuits, e.g., high speed III-N power switches, using ferrite beads.
Using high-speed III-N power switches involves balancing requirements for heat transfer, ease of assembly, and high-speed, low-inductance electrical interconnection. Conventional leaded power packages, such as any of the variations of the TO-220 package, can be used with III-N power switches. The combination of a metal mounting tab and flexible copper leads permits attachment of the package to effective heat sinks in a variety of configurations. Connection to a PCB with conventional soldering techniques permits ease of manufacture.
Nonetheless, the package leads typically introduce undesirable inductance. Reduction in switching speed caused by this inductance may be an acceptable design compromise, but instability may still present a problem. Since a power switch can be a high-gain device, if allowed to operate in a linear mode, care should be taken that any oscillations due to parasitic resonances do not couple to a node where positive feedback may sustain or amplify the oscillations.
In operation, the gate driver 102 can operate the transistors 104 and 108 in a constant-current mode (CCM), switching rated current at rated voltage. For example, the high voltage node can provide a voltage of 400V or 600V or greater, and the III-N transistors can be configured with a rating to withstand the resulting high currents. Due to the inductance of the load 114, current flowing through the load 114 cannot change instantaneously.
To illustrate the operation of the half bridge, consider an example scenario where the gate driver 102 turns the high side transistor 104 on and turns the low side transistor 108 off. Current flows from the high voltage node 106, through the high side transistor 104, and through the load node 112 to the load 114. When the gate driver 102 turns the high side transistor 104 off, the inductance of the load 114 drives the voltage at the load node 112 negative, which allows current to flow up through the low side transistor 108 even though it is off. If the half bridge is implemented using a conventional package, the undesirable inductance introduced by the package leads can cause significant ringing and oscillation related to transient current flowing through the circuit, which can interfere with a stable, efficient switching function.
In a first aspect, a circuit comprises an electronic component package with at least a first lead, where the electronic component package contains a III-N device with a drain, gate, and source, with the source coupled to the first lead. The circuit further comprises a gate driver with a first and second terminal, where the first terminal is coupled to the first lead, and a ferrite bead coupled between the gate of the III-N transistor and the second terminal of the gate driver.
In a second aspect, a circuit comprises a gate driver with a first and second high side output terminals and a first and second low side output terminals. The circuit further includes a high side III-N device with a high side gate coupled to the first high side output terminal of the gate driver, a high side drain coupled to a high voltage node, and a high side source coupled to a load node. The circuit also includes a low side III-N device with a low side gate coupled to the first low side output terminal of the gate driver, a low side drain coupled to the load node, and a low side source coupled to a ground node. A ferrite bead is coupled between the high side gate and the first high side output terminal of the gate driver.
In a third aspect, an electronic component comprises an electronic package with at least a first lead, a III-N switching device with a gate, wherein the III-N switching device is encased in the electronic package, and a ferrite bead encased in the electronic package, wherein the ferrite bead is coupled between the gate and the first lead.
In a fourth aspect, a circuit comprises a gate driver with high side and low side output terminals, a first electronic component, and a second electronic component. The first electronic component comprises a first electronic package, which includes a first conductive structural base, and a high side III-N device encased in the first electronic package, which includes a high side gate coupled to the high side output terminal of the gate driver by a ferrite bead encased in first electronic package, a high side source coupled to a load node, and a high side drain coupled to a high voltage node by the first conductive structural base of the first electronic package. The second electronic component comprises a second electronic package, which includes a second conductive structural base, and a low side III-N device encased in the second electronic package, which includes a low side gate coupled to the low side output terminal of the gate driver, a low side drain coupled to the load node, and a low side source coupled to a ground node by the second conductive structural base of the second electronic package.
The circuits and components described herein may each include one or more of the following. The circuit can include a gate loop formed with the second terminal of the gate driver, the ferrite bead, the III-N device, the first lead, and the first terminal, where the first lead has a parasitic inductance and the ferrite bead is configured to reduce oscillations and electromagnetic interference in the gate loop due to the parasitic inductance. The circuit can include a low side switch formed with the III-N device and the electronic component package, where the first lead is coupled to a ground node. The circuit can further include a high side switch coupled between the drain of the III-N device and a high voltage node, where the high side switch comprises a high side gate coupled to a third terminal of the gate driver. The gate driver can be configured to apply a low side control signal to the second terminal relative to the first terminal and a high side control signal to the third terminal relative to a fourth terminal of the gate driver, where the fourth terminal is coupled to a high side source of the high side switch.
The circuit can further include a processor, which is coupled to the gate driver, and memory storing executable instructions that, when executed by the processor, cause the processor to control the gate driver to operate the circuit as a half bridge. In the circuit, the voltage at the high voltage node relative to the ground node can be about 400V or higher. The gate driver can be configured to apply a control signal to the second terminal relative to the first terminal, where the control signal has a frequency between 30 kHz and 10 MHz. The circuit can be constructed such that a second ferrite bead is coupled between the high side gate and the third terminal of the gate driver. The III-N device can be an enhancement mode transistor or a hybrid device that includes a depletion mode III-N transistor and an enhancement mode silicon transistor. In the circuit, the ferrite bead can be configured to block electromagnetic interference having frequencies above 100 MHz. The circuit can be constructed such that the electronic component package further includes a second lead, where the second lead is coupled to the source and to a ground node, and the first lead is electrically connected to the first terminal of the gate driver.
During operation of the circuit, the voltage at the high node relative to the ground node can be at least 400V. The gate driver can be configured to apply control signals with a frequency between 30 kHz and 10 MHz to the first high side output terminal relative to the second high side output terminal and to the first low side output terminal relative to the second output terminal.
The III-N switching device in the electronic component can be an enhancement mode III-N transistor or a hybrid device that includes a depletion mode III-N transistor and an enhancement mode transistor, where the gate is a first gate of the enhancement mode transistor. The electronic package can include a conductive structural base, wherein the depletion mode III-N transistor is a lateral III-N transistor including a second gate, and the second gate is electrically connected to the conductive structural base of the electronic package. The electronic package can further include a conductive structural base, which the III-N switching device and the ferrite bead are both mounted on.
The electronic component can include a first wire bond between the ferrite bead and the gate and a second wire bond between the ferrite bead and the first lead. The III-N switching device can include a III-N transistor that has a source and drain coupled to second and third leads of the electronic package, wherein the electronic package includes a fourth lead coupled to the source for directly coupling of the source to a gate driver. The electronic package can include a conductive structural base, wherein the enhancement mode III-N transistor is a lateral III-N transistor, the gate is a gate of the enhancement mode III-N transistor, and a source or drain of the enhancement mode III-N transistor is electrically connected to the conductive structural base of the electronic package.
The gate driver can be configured to output respective control signals to the high side and low side terminals, where the control terminals have a frequency between 50 kHz and 1 MHz. The high side III-N device can be an enhancement mode transistor or a hybrid device that comprises a depletion mode III-N transistor and an enhancement mode transistor.
As used herein, the terms III-Nitride or III-N materials, layers, devices, etc., refer to a material or device comprised of a compound semiconductor material according to the stoichiometric formula BwAlxInyGazN, where w+x+y+z is about 1 with 0≦w≦1, 0≦x≦1, 0≦y≦1, and 0≦z≦1. III-N materials, layers, or devices, can be formed or prepared by either directly growing on a suitable substrate (e.g., by metal organic chemical vapor deposition), or growing on a suitable substrate, detaching from the originally substrate, and bonding to other substrates.
As used herein, two or more contacts or other items such as conductive channels or components are said to be “electrically connected” if they are connected by a material which is sufficiently conducting to ensure that the electric potential at each of the contacts or other items is intended to be the same, e.g., is about the same, at all times under any bias conditions.
As used herein, “blocking a voltage” refers to the ability of a transistor, device, or component to prevent significant current, such as current that is greater than 0.001 times the operating current during regular conduction, from flowing through the transistor, device, or component when a voltage is applied across the transistor, device, or component. In other words, while a transistor, device, or component is blocking a voltage that is applied across it, the total current passing through the transistor, device, or component will not be greater than 0.001 times the operating current during regular conduction. Devices with off-state currents which are larger than this value exhibit high loss and low efficiency, and are typically not suitable for many applications.
As used herein, a “high-voltage device”, e.g., a high-voltage switching transistor, is an electronic device which is optimized for high-voltage switching applications. That is, when the transistor is off, it is capable of blocking high voltages, such as about 300V or higher, about 600V or higher, or about 1200V or higher, and when the transistor is on, it has a sufficiently low on-resistance (RON) for the application in which it is used, e.g., it experiences sufficiently low conduction loss when a substantial current passes through the device. A high-voltage device can at least be capable of blocking a voltage equal to the high-voltage supply or the maximum voltage in the circuit for which it is used. A high-voltage device may be capable of blocking 300V, 600V, 1200V, or other suitable blocking voltage required by the application. In other words, a high-voltage device can block all voltages between 0V and at least Vmax, where Vmax is the maximum voltage that can be supplied by the circuit or power supply, and Vmax can for example be 300V, 600V, 1200V, or other suitable blocking voltage required by the application.
As used herein, a “III-Nitride” or “III-N device” is a device based on III-N materials. The III-N device can be designed to operate as an enhancement-mode (E-mode) transistor device, such that the threshold voltage of the device (i.e., the minimum voltage that must be applied to the gate relative to the source in order to turn the device on) is positive. Alternatively, the III-N device can be a depletion-mode (D-mode) device, having a negative threshold voltage. The III-N device can be a high-voltage device suitable for high voltage applications. In such a high-voltage device, when the device is biased off (e.g., the voltage on the gate relative to the source is less than the device threshold voltage), it is at least capable of supporting all source-drain voltages less than or equal to the high-voltage in the application in which the device is used, which for example may be 100V, 300V, 600V, 1200V, 1700V, or higher. When the high voltage device is biased on (e.g., the voltage on the gate relative to the source is greater than the device threshold voltage), it is able to conduct substantial current with a low on-voltage. The maximum allowable on-voltage is the maximum voltage that can be sustained in the application in which the device is used.
The details of one or more disclosed implementations of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Other features, aspects, and advantages will become apparent from the description, the drawings and the claims.
Like reference symbols in the various drawings indicate like elements.
Switches 104 and 108 are capable of being operated at higher switching frequencies than some switches used in conventional high-voltage power switching circuits, such as switches implemented as silicon-based transistors (e.g., silicon-based MOSFETs or IGBTs). For example, switches 104 and 108 can be III-N transistors, such as the III-N transistor shown in
In many applications, it is preferable that switches 104 and 108 be enhancement-mode devices. However, switching devices formed of single high-voltage enhancement-mode transistors can be difficult to fabricate reliably. For example, due at least partially to tight process tolerances, it can be difficult to design a III-N HEMT such as the device shown in
As an alternative to a single high-voltage enhancement-mode transistor, when enhancement-mode switches which can be operated at high switching frequencies are desired for switches 104 and 108, the switches can each be implemented as a hybrid device that includes a high-voltage depletion-mode (D-mode) transistor 404 and a low-voltage enhancement-mode (E-mode) transistor 402, configured as shown in
In particular implementations of the hybrid device of
Referring back to
When a switching circuit is designed to operate at a given switching frequency, unwanted noise and oscillations will occur at an even higher frequency. For example, if the switching frequency is about 1 MHz or less, the oscillations can be between about 100 MHz and 300 MHz. Unwanted oscillations are especially prone to occur in circuits operated at higher switching frequencies, even if the individual switches are capable of operation at the higher switching frequencies.
Referring again to
In the example switching circuit of
In this configuration, the first terminal 206 of the gate driver 102, the second terminal 208 of the gate driver 102, the ferrite bead 210, the low side switch 108, and the parasitic inductance 202 form a gate loop 504. The gate loop 504 is shown for purposes of illustration and does not indicate a physical structure. Here, the ferrite bead 210 can be effective in reducing oscillation and associated EMI or instability in the gate loop 504 due to the parasitic inductance 202. The effectiveness of the ferrite bead 210 in this configuration is unexpected in view of the ineffectiveness of the ferrite bead 210 observed in the electronic circuit for which the half bridge was implemented as part of a module 200, as illustrated in
Although not shown in
The ferrite beads 210 and 610 in the circuits of
For the configurations of
The gate 708 is coupled to the gate lead 818 by the ferrite bead 714, and the drain 710 is coupled (e.g., electrically connected) to the drain lead 824 by a wire bond 812. The source 706 is coupled (e.g., electrically connected) to the source lead 820 by a wire bond 808. The source 706 is also coupled (e.g., electrically connected) to an additional package lead 822 by a wire bond 810. Other types of connectors may also be used in place of the wire bonds. Having two package leads 820 and 822 for the source 706 can allow the switch to be more easily integrated into switching circuits in configurations that can lead to improved circuit performance. For example, referring to
The packaged III-N device 704 illustrated in
The high side transistor 700′ also includes a heat sink 70′, a conductive package base 71′, and a case 72′. The high side transistor 700′ includes a substrate 73′, a semiconductor body 74′, a source electrode 75′, a gate electrode 76′, and a drain electrode 77′. The drain electrode is wire bonded to the conductive package base 71′, which is in turn coupled (e.g., electrically connected) to a drain package lead. The gate 76′ is coupled (e.g., electrically connected) to a gate package lead and the source 75′ is coupled (e.g., electrically connected) to a source package lead.
The transistors 700 and 700′ can be used in a switching circuit, e.g., either of the switching circuits of
Although not shown in
When half bridge switches are formed with parallel devices, as in
As further seen in the circuit of
A number of implementations have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the techniques and devices described herein. For example, in the circuits in which the half bridge is provided as an electronic module, the ferrite beads may be included within or as part of the module. Accordingly, other implementations are within the scope of the following claims.
This application is a divisional of U.S. application Ser. No. 14/323,777, filed on Jul. 3, 2014, the disclosure of which is considered part of and is incorporated by reference in the disclosure of this application.
Number | Name | Date | Kind |
---|---|---|---|
4321489 | Higuchi et al. | Mar 1982 | A |
4384287 | Sakuma | May 1983 | A |
4665508 | Chang | May 1987 | A |
4717863 | Zeiler | Jan 1988 | A |
4728826 | Einzinger et al. | Mar 1988 | A |
4808853 | Taylor | Feb 1989 | A |
4864479 | Steigerwald et al. | Sep 1989 | A |
5198964 | Ito et al. | Mar 1993 | A |
5379209 | Goff | Jan 1995 | A |
5493487 | Close et al. | Feb 1996 | A |
5637922 | Fillion et al. | Jun 1997 | A |
5767573 | Noda et al. | Jun 1998 | A |
5789951 | Shen et al. | Aug 1998 | A |
5952856 | Horiguchi et al. | Sep 1999 | A |
6008684 | Ker et al. | Dec 1999 | A |
6107844 | Berg et al. | Aug 2000 | A |
6130831 | Matsunaga | Oct 2000 | A |
6172550 | Gold et al. | Jan 2001 | B1 |
6333617 | Itabashi et al. | Dec 2001 | B1 |
6395593 | Pendharkar et al. | May 2002 | B1 |
6455905 | Perugupalli et al. | Sep 2002 | B1 |
6521940 | Vu et al. | Feb 2003 | B1 |
6556053 | Stanley | Apr 2003 | B2 |
6633195 | Baudelot et al. | Oct 2003 | B2 |
6650169 | Faye et al. | Nov 2003 | B2 |
6781423 | Knoedgen | Aug 2004 | B1 |
6864131 | Thornton | Mar 2005 | B2 |
6876235 | Li et al. | Apr 2005 | B2 |
6900657 | Bui et al. | May 2005 | B2 |
6975023 | Oliver et al. | Dec 2005 | B2 |
7116567 | Shelton et al. | Oct 2006 | B2 |
7193396 | Orr | Mar 2007 | B2 |
7199636 | Oswald et al. | Apr 2007 | B2 |
7199640 | De Cremoux et al. | Apr 2007 | B2 |
7212063 | Münzer et al. | May 2007 | B2 |
7227198 | Pavier et al. | Jun 2007 | B2 |
7239108 | Best | Jul 2007 | B2 |
7304331 | Saito et al. | Dec 2007 | B2 |
7368980 | Benelbar et al. | May 2008 | B2 |
7375407 | Yanagihara et al. | May 2008 | B2 |
7378883 | Hsueh | May 2008 | B1 |
7382001 | Beach | Jun 2008 | B2 |
7417257 | Beach et al. | Aug 2008 | B2 |
7443648 | Cutter et al. | Oct 2008 | B2 |
7449730 | Kuraguchi | Nov 2008 | B2 |
7453107 | Kapoor | Nov 2008 | B1 |
7465997 | Kinzer et al. | Dec 2008 | B2 |
7477082 | Fukazawa | Jan 2009 | B2 |
7482788 | Yang | Jan 2009 | B2 |
7501669 | Parikh et al. | Mar 2009 | B2 |
7522435 | Kohnotoh et al. | Apr 2009 | B2 |
7538366 | Saito et al. | May 2009 | B2 |
7547964 | Pavier et al. | Jun 2009 | B2 |
7548112 | Sheppard | Jun 2009 | B2 |
7550781 | Kinzer et al. | Jun 2009 | B2 |
7612602 | Yang et al. | Nov 2009 | B2 |
7639064 | Hsiao et al. | Dec 2009 | B2 |
7701009 | Koyama | Apr 2010 | B2 |
7714360 | Otsuka et al. | May 2010 | B2 |
7719055 | McNutt et al. | May 2010 | B1 |
7745930 | Connah et al. | Jun 2010 | B2 |
7746020 | Schnetzka et al. | Jun 2010 | B2 |
7755108 | Kuraguchi | Jul 2010 | B2 |
7782099 | Kawamura | Aug 2010 | B2 |
7800215 | Satou et al. | Sep 2010 | B2 |
7804328 | Pentakota et al. | Sep 2010 | B2 |
7811872 | Hoshi et al. | Oct 2010 | B2 |
7851825 | Suh et al. | Dec 2010 | B2 |
7851909 | Mishra et al. | Dec 2010 | B2 |
7852137 | Machida et al. | Dec 2010 | B2 |
7855401 | Sheppard et al. | Dec 2010 | B2 |
7863877 | Briere | Jan 2011 | B2 |
7875907 | Honea et al. | Jan 2011 | B2 |
7875914 | Sheppard | Jan 2011 | B2 |
7884395 | Saito | Feb 2011 | B2 |
7893676 | Hanna | Feb 2011 | B2 |
7893791 | Ma et al. | Feb 2011 | B2 |
7898004 | Wu et al. | Mar 2011 | B2 |
7898509 | Iida et al. | Mar 2011 | B2 |
7902809 | Briere et al. | Mar 2011 | B2 |
7906837 | Cabahug et al. | Mar 2011 | B2 |
7915643 | Suh et al. | Mar 2011 | B2 |
7920013 | Sachdev et al. | Apr 2011 | B2 |
7932539 | Chen et al. | Apr 2011 | B2 |
7965126 | Honea et al. | Jun 2011 | B2 |
7973335 | Okamoto et al. | Jul 2011 | B2 |
7982242 | Goto | Jul 2011 | B2 |
8013580 | Cervera et al. | Sep 2011 | B2 |
8018056 | Hauenstein | Sep 2011 | B2 |
8054110 | Wang et al. | Nov 2011 | B2 |
8063616 | Bahramian et al. | Nov 2011 | B2 |
8084783 | Zhang | Dec 2011 | B2 |
8089139 | Shi et al. | Jan 2012 | B2 |
8114710 | Muto et al. | Feb 2012 | B2 |
8188596 | Otremba | May 2012 | B2 |
8193559 | Haeberlen et al. | Jun 2012 | B2 |
8193562 | Suh et al. | Jun 2012 | B2 |
8258622 | Lee et al. | Sep 2012 | B2 |
8289065 | Honea et al. | Oct 2012 | B2 |
8363437 | Wang et al. | Jan 2013 | B2 |
8441128 | Domes | May 2013 | B2 |
8530904 | Treu et al. | Sep 2013 | B2 |
8681518 | Callanan et al. | Mar 2014 | B2 |
8742460 | Mishra et al. | Jun 2014 | B2 |
20020067139 | Sabate | Jun 2002 | A1 |
20020190389 | Koenck | Dec 2002 | A1 |
20040047540 | Moto | Mar 2004 | A1 |
20040120090 | Galli et al. | Jun 2004 | A1 |
20040240236 | Lanni | Dec 2004 | A1 |
20060226433 | Kawano | Oct 2006 | A1 |
20070109707 | Honda | May 2007 | A1 |
20070210329 | Goto | Sep 2007 | A1 |
20080017998 | Pavio | Jan 2008 | A1 |
20080061876 | Kaya | Mar 2008 | A1 |
20080248634 | Beach | Oct 2008 | A1 |
20090050936 | Oka | Feb 2009 | A1 |
20090072269 | Suh et al. | Mar 2009 | A1 |
20090278513 | Bahramian et al. | Nov 2009 | A1 |
20110169549 | Wu | Jul 2011 | A1 |
20120001662 | Pidutti | Jan 2012 | A1 |
20120132973 | Wu | May 2012 | A1 |
20120306464 | Hirler et al. | Dec 2012 | A1 |
20160006428 | Wang et al. | Jan 2016 | A1 |
Number | Date | Country |
---|---|---|
1921148 | Feb 2007 | CN |
101978589 | Feb 2011 | CN |
102165694 | Aug 2011 | CN |
102308387 | Jan 2012 | CN |
103477543 | Dec 2013 | CN |
2 188 842 | May 2010 | EP |
2 243 213 | Oct 2010 | EP |
2 394 303 | Dec 2011 | EP |
5-075040 | Mar 1993 | JP |
6-067744 | Mar 1994 | JP |
2000-101356 | Apr 2000 | JP |
2000-124358 | Apr 2000 | JP |
2003-244943 | Aug 2003 | JP |
2003-338742 | Nov 2003 | JP |
2004-281454 | Oct 2004 | JP |
2006-033723 | Feb 2006 | JP |
2006-173754 | Jun 2006 | JP |
2007-036218 | Feb 2007 | JP |
2007-215331 | Aug 2007 | JP |
2007-294769 | Nov 2007 | JP |
2008-199771 | Aug 2008 | JP |
2010-525023 | Jul 2010 | JP |
2011-512119 | Apr 2011 | JP |
2012-517699 | Aug 2012 | JP |
200941920 | Oct 2009 | TW |
201027912 | Jul 2010 | TW |
201036155 | Oct 2010 | TW |
201126686 | Aug 2011 | TW |
201143017 | Dec 2011 | TW |
201332085 | Aug 2013 | TW |
201347143 | Nov 2013 | TW |
WO 2009036266 | Mar 2009 | WO |
WO 2009102732 | Aug 2009 | WO |
WO 2010039463 | Apr 2010 | WO |
WO 2010090885 | Aug 2010 | WO |
WO 2011053981 | May 2011 | WO |
WO 2011085260 | Jul 2011 | WO |
WO 2011097302 | Aug 2011 | WO |
WO 2013085839 | Jun 2013 | WO |
Entry |
---|
Authorized officer Keon Hyeong Kim, International Search Report and Written Opinion in PCT/US2008/076160 mailed Mar. 18, 2009, 11 pages. |
Authorized officer Simin Baharlou, International Preliminary Report on Patentability in PCT/US2008/076160, mailed Mar. 25, 2010, 6 pages. |
Authorized officer Jae Woo Wee, International Search Report and Written Opinion in PCT/US2009/033699, mailed Sep. 21, 2009, 11 pages. |
Authorized officer Dorothée Mülhausen, International Preliminary Report on Patentability in PCT/US2009/033699, mailed Aug. 26, 2010, 6 pages. |
Authorized officer Sung Hee Kim, International Search Report and the Written Opinion in PCT/US2009/057554, mailed May 10, 2010, 13 pages. |
Authorized Officer Gijsbertus Beijer, International Preliminary Report on Patentability in PCT/US2009/057554, mailed Mar. 29, 2011, 7 pages. |
Authorized officer Sung Chan Chung, International Search Report and Written Opinion for PCT/US2010/021824, mailed Aug. 23, 2010, 9 pages. |
Authorized officer Beate Giffo-Schmitt, International Preliminary Report on Patentability in PCT/US2010/021824, mailed Aug. 18, 2011, 6 pages. |
Authorized officer Bon Gyoung Goo, International Search Report and Written Opinion in PCT/US2010/055129, mailed Jul. 1, 2011, 11 pages. |
Authorized officer Yolaine Cussac, International Preliminary Report on Patentability in PCT/US2010/055129, mailed May 18, 2012, 6 pages. |
Authorized officer Sung Joon Lee, International Search Report and Written Opinion in PCT/US2011/020592, mailed Sep. 19, 2011, 9 pages. |
Authorized officer Philippe Bécamel, International Preliminary Report on Patentability in PCT/US2011/020592, mailed Jul. 19, 2012, 7 pages. |
Authorized officer Kee Young Park, International Search Report and Written Opinion in PCT/US2011/023485, mailed Sep. 23 2011, 10 pages. |
Authorized officer Nora Lindner, International Preliminary Report on Patentability in PCT/US2011/023485, mailed Aug. 16, 2012, 7 pages. |
Authorized officer Kwak In Gu, International Search Report and Written Opinion in PCT/US2012/026810, mailed Jan. 23, 2013, 10 pages. |
Authorized officer Lingfei Bai, International Preliminary Report on Patentability in PCT/US2012/026810, mailed Sep. 12, 2013, 6 pages. |
Authorized officer Sung Gon Kim, International Search Report and Written Opinion in PCT/US2014/032241, mailed Aug. 11, 2014, 12 pages. |
Authorized officer Sang Won Choi, International Search Report and Written Opinion in PCT/US2015/039041, mailed Oct. 14, 2015, 16 pages. |
Search Report and Action in TW Application No. 098132132, issued Dec. 6, 2012, 8 pages. |
Search Report and Action in TW Application No. 098141930, issued Jul. 10, 2014, 7 pages. |
Chinese Third Office Action in Application No. 200980110230.0, Jan. 24, 2014, 18 pages. |
Japanese Office action in Application No. 2010-546867, Sep. 24, 2013, 14 pages. |
Chen et al., “Single-Chip Boost Converter Using Monolithically Integrated AlGan/GaN Lateral Field-Effect Rectifier and Normally Off HEMT,” IEEE Electron Device Letters, May 2009, 30(5):430-432. |
Choi et al., “AN-9005 Driving and Layout Design for Fast Switching Super-junction MOSFETs,” © 2013 Fairchild Corporation, 13 pages. |
Napierala et al., “Selective GaN Epitaxy on Si(111) Substrates Using Porous Aluminum Oxide Buffer Layers,” Journal of the Electrochemical Society, 2006. 153(2):G125-G127, 4 pages. |
Rodríguez et al, “Tutorial on Multilevel Converters,” International Conference on Power Electronics and Intelligent Control for Energy Conservation, Warsaw, Poland, Oct. 17-19, 2005, 148 pages. |
Wu et al., “A 97.8% Efficient GaN HEMT Boost Converter with 300-W Output Power at 1MHz,” Electronic Device Letters, 2008, IEEE, 29(8):824-826. |
Authorized officer Athina Nickitas-Etienne, International Preliminary Report on Patentabililty in PCT/US2014/032241, mailed Oct. 15, 2015, 9 pages. |
Number | Date | Country | |
---|---|---|---|
20170085258 A1 | Mar 2017 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14323777 | Jul 2014 | US |
Child | 15363987 | US |