Claims
- 1. A method for reducing the number of layers in a multilayer circuit board, the multilayer circuit board having a plurality of electrically conductive signal layers for routing electrical signals to and from at least one electronic component mounted on a surface of the multilayer circuit board, the method comprising the steps of:forming a first plurality of electrically conductive vias in the multilayer circuit board extending from the surface of the multilayer circuit board to a first of the plurality of electrically conductive signal layers, the first plurality of electrically conductive vias being arranged so as to form a channel in a second of the plurality of electrically conductive signal layers beneath the first plurality of electrically conductive vias; routing a first plurality of electrical signals on the first of the plurality of electrically conductive signal layers; and routing a second plurality of electrical signals on the second of the plurality of electrically conductive signal layers in the channel formed in the second of the plurality of electrically conductive signal layers.
- 2. The method as defined in claim 1, wherein the first plurality of electrically conductive vias are arranged so as to form channels in other ones of the plurality of electrically conductive signal layers beneath the first plurality of electrically conductive vias, further comprising the step of:routing subsequent pluralities of electrical signals on the other ones of the plurality of electrically conductive signal layers in the channels formed in the other ones of the plurality of electrically conductive signal layers until all electrical signals to and from the at least one electronic component have been routed.
- 3. The method as defined in claim 1, wherein the first plurality of electrically conductive vias electrically connect the at least one electronic component to the first of the plurality of electrically conductive signal layers.
- 4. The method as defined in claim 1, wherein the plurality of electrically conductive signal layers are separated by at least one dielectric layer.
- 5. The method as defined in claim 4, wherein at least some of the plurality of electrically conductive signal layers are also separated by at least one electrically conductive power/ground plane layer.
- 6. The method as defined in claim 5, wherein the surface of the multilayer circuit board is primarily an electrically conductive power/ground plane layer.
- 7. The method as defined in claim 1, further comprising the step of:forming a second plurality of electrically conductive vias in the multilayer circuit board extending from the surface of the multilayer circuit board to other ones of the plurality of electrically conductive signal layers.
- 8. The method as defined in claim 7, wherein the second plurality of electrically conductive vias electrically connect the at least one electronic component to the other ones of the plurality of electrically conductive signal layers.
- 9. The method as defined in claim 8, wherein the first plurality of electrically conductive vias and the second plurality of electrically conductive vias form a contact array for the at least one electronic component, wherein at least one of the first plurality of electrically conductive vias is positioned along at least one edge of the contact array such that at least a portion of the channel is correspondingly formed along at least one edge of the contact array.
- 10. The method as defined in claim 1, further comprising the step of:preselecting the first plurality of electrical signals to be routed on the first of the plurality of electrically conductive signal layers.
- 11. The method as defined in claim 10, wherein the preselected electrical signals are low speed electrical signals.
- 12. The method as defined in claim 10, wherein the preselected electrical signals are high speed electrical signals.
- 13. The method as defined in claim 1, wherein the at least one electronic component comprises an electronic component having a surface mount grid array package.
- 14. The method as defined in claim 1, wherein the width of the channel is based upon the arrangement of the first plurality of electrically conductive vias.
- 15. An improved multilayer circuit board, the multilayer circuit board having a plurality of electrically conductive signal layers for routing electrical signals to and from at least one electronic component mounted on a surface of the multilayer circuit board, the improvement comprising:a first plurality of electrically conductive vias formed in the multilayer circuit board extending from the surface of the multilayer circuit board to a first of the plurality of electrically conductive signal layers, the first plurality of electrically conductive vias being arranged so as to form a channel in a second of the plurality of electrically conductive signal layers beneath the first plurality of electrically conductive vias; a first plurality of electrical signals routed on the first of the plurality of electrically conductive signal layers; and a second plurality of electrical signals routed on the second of the plurality of electrically conductive signal layers in the channel formed in the second of the plurality of electrically conductive signal layers.
- 16. The improved multilayer circuit board as defined in claim 15, wherein the first plurality of electrically conductive vias are arranged so as to form channels in other ones of the plurality of electrically conductive signal layers beneath the first plurality of electrically conductive vias, the improvement further comprising:subsequent pluralities of electrical signals routed on the other ones of the plurality of electrically conductive signal layers in the channels formed in the other ones of the plurality of electrically conductive signal layers until all electrical signals to and from the at least one electronic component have been routed.
- 17. The improved multilayer circuit board as defined in claim 15, wherein the first plurality of electrically conductive vias electrically connect the at least one electronic component to the first of the plurality of electrically conductive signal layers.
- 18. The improved multilayer circuit board as defined in claim 15, wherein the plurality of electrically conductive signal layers are separated by at least one dielectric layer.
- 19. The improved multilayer circuit board as defined in claim 18, wherein at least some of the plurality of electrically conductive signal layers are also separated by at least one electrically conductive power/ground plane layer.
- 20. The improved multilayer circuit board as defined in claim 19, wherein the surface of the multilayer circuit board is primarily an electrically conductive power/ground plane layer.
- 21. The improved multilayer circuit board as defined in claim 15, the improvement further comprising:a second plurality of electrically conductive vias formed in the multilayer circuit board extending from the surface of the multilayer circuit board to other ones of the plurality of electrically conductive signal layers.
- 22. The improved multilayer circuit board as defined in claim 21, wherein the second plurality of electrically conductive vias electrically connect the at least one electronic component to the other ones of the plurality of electrically conductive signal layers.
- 23. The improved multilayer circuit board as defined in claim 22, wherein the first plurality of electrically conductive vias and the second plurality of electrically conductive vias form a contact array for the at least one electronic component, wherein at least one of the first plurality of electrically conductive vias is positioned along at least one edge of the contact array such that at least a portion of the channel is correspondingly formed along at least one edge of the contact array.
- 24. The improved multilayer circuit board as defined in claim 15, wherein the first plurality of electrical signals to be routed on the first of the plurality of electrically conductive signal layers are preselected.
- 25. The improved multilayer circuit board as defined in claim 24, wherein the preselected electrical signals are low speed electrical signals.
- 26. The improved multilayer circuit board as defined in claim 24, wherein the preselected electrical signals are high speed electrical signals.
- 27. The improved multilayer circuit board as defined in claim 15, wherein the at least one electronic component comprises an electronic component having a surface mount grid array package.
- 28. The improved multilayer circuit board as defined in claim 15, wherein the width of the channel is based upon the arrangement of the first plurality of electrically conductive vias.
CROSS-REFERENCE TO RELATED APPLICATIONS
This patent application is a U.S. Patent Application claiming priority to U.S. Provisional Patent Application No. 60/212,387, filed Jun. 19, 2000, which is hereby incorporated by reference herein in its entirety.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5281151 |
Arima et al. |
Jan 1994 |
A |
5451721 |
Tsukada et al. |
Sep 1995 |
A |
5686764 |
Fulcher |
Nov 1997 |
A |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/212387 |
Jun 2000 |
US |