Claims
- 1. A defect testing device for a memory array having a cell plate signal device, comprising:a first terminal configured to couple to said cell plate signal device and configured to receive a voltage potential; and a second terminal configured to couple to said cell plate signal device and configured to receive a plurality of voltage potentials, wherein said second terminal is coupled to: a first test path configured to receive a first test voltage, and a second test path configured to receive a second test voltage.
- 2. The device in claim 1, further comprising:a first isolation device electrically interposed between said first test path and said second terminal, wherein said first isolation device has an active mode and an inactive mode; and a second isolation device electrically interposed between said second test path and said second terminal, wherein: said second isolation device has an active mode complementary to said active mode of said first isolation device, and said second isolation device has an inactive mode complementary to said inactive mode of said first isolation device.
- 3. The device in claim 2, further comprising a third isolation device electrically interposed between said first terminal and said cell plate signal device, wherein all but one of said first, second, and third isolation devices are configured to operate simultaneously.
RELATED APPLICATIONS
This application is a continuation of U.S. application Ser. No. 09/260,232, filed on Mar. 1, 1999 and issued as U.S. Pat. No. 6,028,799; which is a divisional of U.S. application Ser. No. 08/855,555, filed May 13, 1997 and issued as U.S. Pat. No. 5,877,993.
US Referenced Citations (19)
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/260232 |
Mar 1999 |
US |
Child |
09/483266 |
|
US |