Claims
- 1. A method for forming a flip-chip assembly having a substrate portion with a conductive layer and a die portion with a plurality of conductive sections, the method comprising the steps of:
attaching the die portion to the substrate portion by connecting the plurality of conductive sections on the die portion to the conductive layer; and forming an interconnect pattern in the conductive layer after the attaching step.
- 2. The method of claim 1, wherein the substrate portion includes a base layer, and wherein the method further comprises the step of removing a portion of the base layer on the die attachment area between the attaching and forming steps.
- 3. The method of claim 2, wherein the removing step is conducted by chemical etching.
- 4. The method of claim 2, wherein the removing step is conducted by a laser.
- 5. The method of claim 1, wherein the forming step is conducted by a laser.
- 6. The method of claim 1, further comprising the step of applying a sealing layer over the interconnect pattern.
- 7. The method of claim 7, wherein the sealing layer is formed from a high thermal conductivity material.
- 8. A method for forming a flip-chip assembly having a substrate portion with a base layer and a conductive layer and a die portion with a plurality of conductive sections, the method comprising the step of:
defining a die attachment area on the substrate; attaching the die portion to the substrate portion by connecting the plurality of conductive sections on the die portion to the die attachment area on conductive layer; removing a portion of the base layer on the die attachment area; and forming an interconnect pattern in the conductive layer after the attaching step;
- 9. The method of claim 8, wherein the defining step includes the step of forming the die attachment area on the base layer by removing a portion of the conductive layer from the base layer.
- 10. The method of claim 8, wherein the removing step is conducted by chemical etching.
- 11. The method of claim 8, wherein the removing step is conducted by a laser.
- 12. The method of claim 8, wherein the forming step is conducted by a laser.
- 13. The method of claim 8, further comprising the step of applying a sealing layer on the die attachment.
- 14. The method of claim 13, wherein the sealing layer is made from a high thermal conductivity material.
- 15. A flip-chip assembly, comprising:
a substrate portion having a conductive layer and a base layer, the substrate having a die attachment area where a portion of the base layer is removed and where an interconnect pattern is formed in the conductive layer; and a die portion having a plurality of conductive portions aligned with the interconnect pattern.
- 16. The assembly of claim 15, further comprising a sealing layer disposed over the die attachment area.
- 17. The assembly of claim 16, wherein the sealing layer is formed from an insulating material.
- 18. The assembly of claim 16, wherein the sealing layer is formed from a high thermal conductivity material.
- 19. The assembly of claim 16, wherein the interconnect pattern is formed in the conductive layer after the die portion is attached to the substrate portion.
REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of on U.S. patent application Ser. No. 09/793,288 filed Feb. 26, 2001.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09793288 |
Feb 2001 |
US |
Child |
10411981 |
Apr 2003 |
US |