The invention generally relates to methods for fabricating integrated circuits (ICs) and semiconductor devices and the resulting structures. More particularly, the invention relates to metal oxide semiconductor-field-effect transistor (MOSFET) devices and methods for making such devices. Even more particularly, the invention relates to improvements that may be made to trench-gate laterally-diffused MOSFET devices and methods for making such improved devices.
In IC fabrication, devices such as transistors may be formed on a semiconductor wafer or substrate, which is typically made of silicon. MOSFET devices are widely used in numerous electronic apparatus, including automotive electronics, disk drives and power supplies. Generally, these apparatus function as switches and are used to connect a power supply to a load.
One of the applications in which MOSFET devices have been used is for radio frequency (RF) applications. Such RF MOSFET devices are generally lateral transistors. See, for example, the lateral MOSFET device described in U.S. Pat. No. 5,949,104, as well as the device illustrate in
Recent advances in lateral (or laterally-diffused) MOSFET (LDMOS) devices have improved the performance and cost characteristics of lateral MOSFET devices when compared to vertical MOSFET devices for RF power amplifiers in base stations applications. Such RF LDMOS devices have been particularly useful for wireless base station applications. The RF vertical (or vertically-diffused) VDMOS structure unfortunately suffers from certain limitations relative to the LDMOS such as high output capacitance (which decreases efficiency), decreased power gain, narrowing of the usable bandwidth, and source inductance that decreases the operating efficiency.
Thus, what is needed are circuits, methods, and apparatus that provide an improved LDMOS having reduced output capacitance, increased power gain, and more useable bandwidth.
Embodiments of the present invention provide MOSFET devices for RF applications that use a trench-gate in place of the lateral gate conventionally used in lateral MOSFET devices. A trench-gate provides devices with a single, short channel for high frequency gain. Embodiments of the present invention provide devices with an asymmetric oxide in the trench gate, as well as LDD regions that lower the gate-drain capacitance for improved RF performance. Such features allow these devices to maintain the advantages of the LDMOS structure such as better linearity, thereby increasing the RF power gain. The trench-gate LDMOS (TG-LDMOS) of the invention also reduces the hot carrier effects when compared to regular LDMOS devices by reducing the peak electric field and impact ionization.
Refinements to these TG-LDMOS devices include placing a source-shield conductor below the gate and placing two gates in a trench-gate region. These improve device high-frequency performance by decreasing gate-to-drain capacitance. Further refinements include adding a charge balance region to the LDD region and adding source-to-substrate or drain-to-substrate vias. Various embodiments of the present invention may incorporate one or more of these or the other features described herein.
An exemplary embodiment of the present invention provides a MOSFET. This MOSFET includes a first silicon region of a first conductivity type, the first silicon region having a surface, and a gate-trench region extending from the surface of the first silicon region into the first silicon region. The gate trench region includes a source-shield region including a first conductive region, and a gate region comprising a second conductive region and between the surface of the first silicon region and the source-shield region. The gate-trench region has an asymmetric insulating layer along two of its opposing sidewalls. The MOSFET further includes a source region including a dopant region of a second conductivity type, the dopant region laterally extending along one side of the gate trench region and contacting a source electrode; and a lightly-doped drain region of the second conductivity type laterally extending below and along an opposing side of the one side of the gate trench region and contacting a drain electrode.
Another exemplary embodiment provides another MOSFET. This transistor includes a first silicon region of a first conductivity type, the first silicon region having a surface, a gate-trench region extending from the surface of the first silicon region into the first silicon region. The gate trench region includes a first gate region comprising a first conductive region, a second gate region comprising a second conductive region and between the surface of the first silicon region and the first gate region. The gate-trench region has an asymmetric insulating layer along two of its opposing sidewalls. This device further includes a source region comprising a dopant region of a second conductivity type, the dopant region laterally extending along one side of the gate trench region and contacting a source electrode, and a lightly-doped drain region of the second conductivity type laterally extending below and along an opposing side of the one side of the gate trench region and contacting a drain electrode.
A further exemplary embodiment provides another MOSFET. This transistor includes a first silicon region of a first conductivity type, the first silicon region having a surface, a gate-trench region extending from the surface of the first silicon region into the first silicon region, the gate trench region including a gate region comprising a conductive region. The gate-trench region also including an asymmetric insulating layer along two of its opposing sidewalls. The device also includes a source region comprising a dopant region of a second conductivity type, the dopant region laterally extending along one side of the gate trench region and contacting a source electrode, and a lightly-doped drain region of the second conductivity type laterally extending below and along an opposing side of the one side of the gate trench region and contacting a drain electrode, the lightly-doped drain region comprising a charge-balance region of the first conductivity type.
A better understanding of the nature and advantages of the present invention may be gained with reference to the following detailed description and the accompanying drawings.
The following description provides specific details in order to provide a thorough understanding of the invention. The skilled artisan, however, would understand that the invention can be practiced without employing these specific details. Indeed, the invention can be practiced by modifying the illustrated system and method and can be used in conjunction with apparatus and techniques conventionally used in the industry. For example, the MOSFET devices are described for RF applications, but could be used in non-RF applications such as switching.
As noted above, the invention generally comprises a structure that combines the benefits of the LDMOS structure (i.e., a low gate-to-drain capacitance and a good linearity) with the benefits of a short gate channel. Thus, any structure that combines theses feature can be employed in the invention. In one embodiment of the present invention, these benefits are combined by using a trench gate laterally-diffused MOSFET device as described below. By using this structure, the breakdown capabilities of conventional LDMOS structure can be improved. In addition, the carrier effects (i.e., injection) are improved, and the peak electric field and impact ionization of the drain region is reduced.
To achieve these benefits, the structure illustrated in the
A gate structure 90 is located between source region 95 and drain region 100. The gate structure 90 is separated from the source region 95 by a body region 40. And the gate structure 90 is separated from the drain region 100 by a lightly doped drain (LDD) region 75.
The gate structure 90 contains gate conductor 30, as well as an insulating layer 80 surrounding that part of the gate conductor 30 in the trench 85. The MOSFET device contains channel region 25 of a first conductivity type (p-type in one embodiment of the present invention) that is adjacent to the side of the insulating layer 80 of the gate structure 90 nearest the source region 95. Because of this configuration of the gate in the trench 85, the gate structure 90 is often referred to as a trench gate in which length of the gate is controlled by the depth of the trench 85. In one embodiment of the present invention, the trench depth can range from about 0.5 to about 4.0 microns. In another embodiment of the present invention, the depth of the trench can be about 1 to about 2 microns. In yet another embodiment of the present invention, the trench depth can be about 1.5 microns.
With this configuration of the gate structure 90, the thin insulating layer between the channel region 25 and the conducting layer 30 operates as a high-quality gate insulating layer. In addition, the insulating layer 80 (which in some embodiments of the invention is asymmetric) can also reduce the gate to drain capacitance (Cgd). As well, the thick bottom oxide (with a thickness of about 1 kÅ to about 4 kÅ) can reduce the gate-to-drain overlap capacitance and thereby lower the gate charge.
By applying a positive gate voltage to device 5, the channel region 25 can change the polarity from a first conductivity type to a second conductivity type. This polarity change—called inversion—permits the carriers to drift (e.g., flow) from the dopant region 70 to the lightly doped drain (LDD) region 75. Thus, the channel region 25 can be modulated by a positive gate voltage.
Source region 95 comprises dopant region 35 and source electrode 15. The dopant region 35 is typically of a first conductivity type with a concentration ranging from about 5×1015 to about 1×1019 atoms/cm3. In one embodiment of the present invention, the concentration of dopant region 35 is about 1×1019 atoms/cm3. The source electrode 15 is located over dopant region 35 and overlaps body region 40. The body region 40 is typically of a first conductivity type with a concentration greater than or equal to the concentration of the epitaxial layer 60. In one embodiment of the present invention, the concentration of body region 40 is about 2.5×1015 atoms/cm3.
As known in the art, source electrode 15 can be separated from the body region 40 by dopant region 70 of a second conductivity type. As well, the source electrode 15 can be separated from the gate structure 90 by a distance (a) that depends on the desired characteristics of the gate. Generally, this distance (a) can range from about 0.5 to about 1.5 microns.
The drain region 100 contains a drain electrode 20 overlying a portion of LDD region 75. In one embodiment of the present invention, the drain electrode 20 is separated from the gate by a distance (b) depending on the desired drain-source breakdown voltage. In one embodiment of the present invention, this distance typically can be between about 3 to about 5 microns. In another embodiment of the present invention, the drain electrode is separated from gate by a distance of about 4 microns. The drain electrode 20 is also separated from the LDD region 75 by a dopant region 65. In one embodiment of the present invention, the dopant region 65 is of a second conductivity type with a concentration of ranging from about 1×1015 to 1×1016 atoms/cm3.
The LDD region 75 contains a first drain drift region 45 of the MOS structure. The first drain drift region 45 is formed completely within the epitaxial layer 60, with a part underlying the trench 85. In one embodiment of the present invention, the first enhanced drain drift region 45 has second conductivity type when the epitaxial layer 60 has a first conductivity type. In one embodiment of the present invention, the first enhanced drain drift region 45 can have a dopant concentration ranging from about 1×1011 to about 5×1013 atoms/cm3. In another embodiment of the present invention, this dopant concentration is about 2×1012 atoms/cm3. The first enhanced drain region 45 can have lateral dimensions ranging from about 0.5 to about 5.0 microns and vertical dimensions ranging from about 0.2 to about 0.5 microns
The LDD region 75 also contains a second enhanced drain drift region 50 that is adjacent to and contacting the first drain drift region 45. The second drain drift region 50 is also formed completely within the epitaxial layer 60. In one embodiment of the present invention, the second drain drift region 50 has second conductivity type when the epitaxial layer 60 has a first conductivity type. In one embodiment of the present invention, the second drain drift region can have a dopant concentration greater than the first drain drift region 45. In one embodiment of the present invention, the dopant concentration can range from about 1×1011 to about 1×1014 atoms/cm3. In another embodiment of the present invention, this dopant concentration is about 1×1013 atoms/cm3. The second drain region 50 can have lateral dimensions ranging from more than 0 to about 5 microns and vertical dimensions substantially similar to the first drain drift region 45.
Using the two drain drift regions 45 and 50 in LDD region 75 allows one to increase the maximum drain drift current density of the device, as well as increase the drain-to-source breakdown voltage. Indeed, the effective electrical field in the LDD region 75 is strong enough to cause the avalanche effect of carrier multiplication at certain critical concentration of carriers. Thus, the critical carrier concentration can be related to the breakdown voltage in device 5. In one embodiment of the present invention, three or more drift regions that are uniformly graded from a light dopant concentration to a heavier dopant concentration can be used as LDD region 75.
In one embodiment of the present invention, the second drain drift region 50 has a concentration higher than the concentration of the first drain drift region 45. This configuration can result in the redistribution of the critical electrical fields in the channel region 25 and can result in an increase of the drain-to-source breakdown voltage. The maximum current density in the source-drain channel of the device can also be increased when the total concentration in the drain drift region is increased.
Using the two drain drift regions 45 and 50 also allows the LDD region 75 to act as a non-linear resistor, especially when the applied voltage is varied. This non-linear behavior suggests the existence of a pinch-off point in the LDD region 75. In other words, as the applied voltage is increase, the depletion region present in the LDD region 75 can expand and lead to a pinch-off point.
Configuring the LDD region 75 as indicated above can also be used to support efficient operation of device 5. The dopant profile of the LDD region 75 can be controlled by having different sectors each with a different dopant concentration. The different doping concentrations can be configured to ensure that any breakdown does not occur near the upper surface of the device, but deeper within the LDD region 75 near the interface of the dopant region 65 and LDD region 75. The ability to configure the LDD region 75 in this manner must be carefully balanced, of course, with the other operating parameters of the device such as Cgd and the drain to source capacitance (Cds).
As noted above, the drift drain region 45 extends under the trench 85. In one embodiment of the present invention, the dopant concentration of the region under the trench 85 should be higher than the concentration of the remainder of LDD region 75. This region is an extension of LDD region 75 and helps create a current flow from the drain to the source. The concentration of this region should be tailored to the required drain-source breakdown voltage, as well as to not to substantially increase the gate to drain capacitance.
By using a trench gate, the devices of the invention are able to achieve several improvements over existing LDMOS devices. First, the devices of the invention have an improved RF power gain and efficiency due to the reduction of the Cgd resulting from the asymmetric insulating material in the trench and the shorter channel. Second, the devices of the invention are able to reduce the hot carrier effects by reducing the peak electric field. Third, the operating voltages of the devices of the invention can be increased above the capabilities of existing LDMOS devices.
The device illustrated in
Referring to
Next, the backside contact region 55 is formed. In one embodiment of the present invention, the contact region 55 can be formed by a metallization process. Then, if the epitaxial layer 60 is not already present, it is formed on the substrate 10 by any process known in the art. If the epitaxial layer is not doped in situ, then the desired doping concentration can be formed using any known process. Next, the various dopant regions 35, 40, 45, 50, 65, and 70 can be formed as known in the art.
As depicted in
As depicted in
Next, a second trench 105 is formed within the insulating layer 80. This second trench can be formed in a manner substantially similar to the method used to form the first trench 85, with a few modifications. The first modification is that the mask material and the etching chemical may be different to account for the difference between etching silicon and etching the material for the insulating layer 80, e.g., oxide. The second modification is that the width of the mask openings for the second trench 105 will be smaller than the first trench 85.
After the second trench 105 is formed, the conductive material 110 for the gate, source, and drain is deposited to fill and overflow the remaining portions of the second trench 105 as illustrated in
After the above processes are concluded, conventional processing can continue to finish the MOSFET device. As well, other processing needed to complete other parts of the semiconductor device can then be carried out, as known in the art.
In the embodiment of the present invention described above and illustrated in the Figures, the first conductivity type is a p-type dopant and the second conductivity type is an n-type dopant. In another embodiment of the present invention, the device can be configured with the first conductivity type being a n-type dopant and the second conductivity type dopant being a p-type dopant.
The devices of the invention can also be modified to contain more than a single gate. For example, as depicted in
The source shield 710 improves device high frequency gain by reducing the gate-to-drain capacitance (Cgd) and improves the breakdown voltage characteristics. While in operation, the electric field resulting from the biased gate 730 is terminated in the shield plate (source-shield 710) thus minimizing Cgd. There is a slight increase in input or Ciss capacitance due to the presence of the source shield 710 but this can be compensated by input impedance matching. Accordingly, by providing a “shield” between the gate 730 and the drain 760, Cgd is significantly reduced thus increasing the maximum oscillation frequency. Moreover, the source shield 710 helps reduce the hot carrier effects by reducing the peak electric field and impact ionization
The process technology for forming the source-shield TG-LDMOS in
A silicon substrate such as silicon wafers or epitaxial silicon layers may be used. If the substrate is undoped, it can then be doped with a first conductivity type dopant to a desired concentration by any method known in the art. In one embodiment, highly doped silicon wafer is used to reduce source resistance in the substrate. In
A trench 850 is then formed in the upper surface of the epitaxial layer using conventional masking and etching steps. For example, the etching process can begin by forming an oxide hard mask with an opening where the trench 850 is to be formed. The silicon in the trench area 850 is then removed by etching through the mask opening. The parameters of the etching process are controlled to preferably form rounded corners and smooth and clean trench sidewalls and bottom surfaces, thereby maintaining the integrity of the device characteristics. In one embodiment, after the trench surfaces are cleaned, the portion of the LDD region 830 which wraps abound the trench is formed by carrying out a conventional implant (e.g., angled implant) or plasma immersion doping or equivalent, followed by activation. The oxide hard mask may be then be removed or left in place for subsequent processing.
In
Using a mask (shown in
In
In
In
The process technology for forming the dual-gate TG-LDMOS in
Process steps depicted in
In
In
In
In
In alternate embodiments, the charge balance structure 1110 can be configured in parallel stripes and can be either floating or electrically connected to the drain terminal 1130. They can also be positioned on the surface (the easiest embodiment to manufacture). Alternatively, floating charge balance junctions can be arranged as islands dispersed within the body of the LDD region. The charge balance structures allow the LDD structure 1120 to have higher doping concentration and thus lower resistance. These charge balance techniques can be integrated with the source shield structure 1140 as shown in
Further, the source-to-substrate 1210 and drain-to-substrate 1310 connections allow monolithic integration of the TG-LDMOS with other components such as additional DMOS for High Side/Low Side monolithic integrated half bridge. They also can be used for chip scale packaging (CSP) where it is desirable to bump a driver onto the TG-LDMOS.
The source-substrate connection and drain-substrate connection may be integrated with any TG-LDMOS structure. As an example,
Typically, a connection to the source from a package pin is made through a bond wire. But these bond wires add inductance that may degrade performance. The source-to-substrate via 1210 allows a connection to the source to be made through the back metal 1220, thus reducing this inductance and source-series resistance.
These vias may be manufactured using one or more of several techniques. For example, the vias may be etched chemically or mechanically, by laser drilling, micromachining, or other technique. The vias may then be filled or plated with a conductive material, such as metal. The vias may be insulated or not, depending on the exact configuration of substrate, epitaxial, and other diffusions and implant material.
Any two or more of the different structural features illustrated in
In the different embodiments described above, it is important to obtain high quality uniform insulating layers in the trench area. The insulator at the corners of a trench typically thinner than other areas because of deposition difficulties (oxide grows faster on a planar surface than on a curved surface), and film stress at the silicon-oxide interface at the corners (concave or convex) is greater. The combination of film stress and thinner oxide lead to less resistance to high electric fields and thus higher leakage current. Use of high-k dielectric can substantially reduces the leakage current. A combination of thermally grown SiO2 and nitride may be used to overcome the leakage problem. Alternatively, a thin high quality high-k dielectric may be used either alone or in combination with, for example, an under-layer of thermally grown oxide. Further, the high-k dielectric may be used only for the gate insulator where thin oxide (e.g., <100 Å) is used for greater transconductance (gm).
The various improvements described herein enable maintaining of the advantages of the LDMOS structure (e.g., better linearity), while increasing the RF power gain and the device breakdown voltage. The DC dynamic losses in a high voltage switching diode translates into the device rise and fall times which in turn are proportional to the Gate to Drain capacitance (Cgd or Qgd, i.e., the Miller capacitance). By greatly reducing Cgd, the rise and fall times are greatly reduced and hence the dynamic losses are greatly reduced. Thus, the dramatic reduction in parasitic capacitance allows safer operation even at fast switching and achieves higher efficiencies at low currents and higher voltages.
The above description of exemplary embodiments of the invention has been presented for the purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form described, and many modifications and variations are possible in light of the teaching above. The embodiments were chosen and described in order to best explain the principles of the invention and its practical applications to thereby enable others skilled in the art to best utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated.
This application is a divisional application of U.S. patent application Ser. No. 10/951,259, filed Sep. 26, 2004, which claims the benefit of U.S. Provisional Application No. 60/506,194, filed Sep. 26, 2003, and is a Continuation-in-Part of U.S. patent application Ser. No. 10/269,126, filed Oct. 3, 2002, now U.S. Pat. No. 7,033,891. The following patent applications are commonly assigned with the present application and are incorporated in their entirety herein by reference: U.S. patent application Ser. No. 10/269,126, entitled “Trench Gate Laterally Diffused MOSFET Devices and Methods for Making Such Devices”, filed Oct. 3, 2002; and U.S. patent application Ser. No. 60/405,369, entitled “Improved MOS Gating Method for Reduced Miller Capacitance and Switching Losses”, filed Aug. 23, 2002.
Number | Name | Date | Kind |
---|---|---|---|
3404295 | Warner et al. | Oct 1968 | A |
3412297 | Amlinger | Nov 1968 | A |
3497777 | Teszner et al. | Feb 1970 | A |
3564356 | Wilson | Feb 1971 | A |
3660697 | Berglund et al. | May 1972 | A |
4003072 | Matsushita et al. | Jan 1977 | A |
4011105 | Paivinen et al. | Mar 1977 | A |
4300150 | Colak | Nov 1981 | A |
4324038 | Chang et al. | Apr 1982 | A |
4326332 | Kenney et al. | Apr 1982 | A |
4337474 | Yukimoto | Jun 1982 | A |
4345265 | Blanchard | Aug 1982 | A |
4445202 | Goetze et al. | Apr 1984 | A |
4568958 | Baliga | Feb 1986 | A |
4579621 | Hine | Apr 1986 | A |
4636281 | Buiguez et al. | Jan 1987 | A |
4638344 | Cardwell, Jr. | Jan 1987 | A |
4639761 | Singer et al. | Jan 1987 | A |
4673962 | Chatterjee et al. | Jun 1987 | A |
4698653 | Cardwell, Jr. | Oct 1987 | A |
4716126 | Cogan | Dec 1987 | A |
4745079 | Pfiester | May 1988 | A |
4746630 | Hui et al. | May 1988 | A |
4754310 | Coe | Jun 1988 | A |
4767722 | Blanchard | Aug 1988 | A |
4774556 | Fujii et al. | Sep 1988 | A |
4801986 | Chang et al. | Jan 1989 | A |
4821095 | Temple | Apr 1989 | A |
4823176 | Baliga et al. | Apr 1989 | A |
4824793 | Richardson et al. | Apr 1989 | A |
4853345 | Himelick | Aug 1989 | A |
4868624 | Grung et al. | Sep 1989 | A |
4893160 | Blanchard | Jan 1990 | A |
4914058 | Blanchard | Apr 1990 | A |
4941026 | Temple | Jul 1990 | A |
4961100 | Baliga et al. | Oct 1990 | A |
4967245 | Cogan et al. | Oct 1990 | A |
4969028 | Baliga | Nov 1990 | A |
4974059 | Kinzer | Nov 1990 | A |
4990463 | Mori | Feb 1991 | A |
4992390 | Chang | Feb 1991 | A |
5023196 | Johnsen et al. | Jun 1991 | A |
5027180 | Nishizawa et al. | Jun 1991 | A |
5034785 | Blanchard | Jul 1991 | A |
5065273 | Rajeevakumar | Nov 1991 | A |
5071782 | Mori | Dec 1991 | A |
5072266 | Buluccea | Dec 1991 | A |
5079608 | Wodarczyk et al. | Jan 1992 | A |
5105243 | Nakagawa et al. | Apr 1992 | A |
5111253 | Korman et al. | May 1992 | A |
5134448 | Johnsen et al. | Jul 1992 | A |
5142640 | Iwanatsu | Aug 1992 | A |
5156989 | Williams et al. | Oct 1992 | A |
5164325 | Cogan et al. | Nov 1992 | A |
5164802 | Jones et al. | Nov 1992 | A |
5168331 | Yilmaz | Dec 1992 | A |
5168973 | Asayama et al. | Dec 1992 | A |
5188973 | Omura et al. | Feb 1993 | A |
5208657 | Chatterjee et al. | May 1993 | A |
5216275 | Chen | Jun 1993 | A |
5219777 | Kang | Jun 1993 | A |
5219793 | Cooper et al. | Jun 1993 | A |
5233215 | Baliga | Aug 1993 | A |
5242845 | Baba et al. | Sep 1993 | A |
5250450 | Lee et al. | Oct 1993 | A |
5252848 | Adler et al. | Oct 1993 | A |
5262336 | Pike, Jr. et al. | Nov 1993 | A |
5268311 | Euen et al. | Dec 1993 | A |
5275961 | Smayling et al. | Jan 1994 | A |
5275965 | Manning | Jan 1994 | A |
5281548 | Prall | Jan 1994 | A |
5283201 | Tsang et al. | Feb 1994 | A |
5294824 | Okada | Mar 1994 | A |
5298781 | Cogan et al. | Mar 1994 | A |
5300447 | Anderson | Apr 1994 | A |
5300452 | Chang et al. | Apr 1994 | A |
5326711 | Malhi | Jul 1994 | A |
5346834 | Hisamoto et al. | Sep 1994 | A |
5350937 | Yamazaki et al. | Sep 1994 | A |
5365102 | Mehrotra et al. | Nov 1994 | A |
5366914 | Takahashi et al. | Nov 1994 | A |
5389815 | Takahashi | Feb 1995 | A |
5405794 | Kim | Apr 1995 | A |
5418376 | Muraoka et al. | May 1995 | A |
5424231 | Yang | Jun 1995 | A |
5429977 | Lu et al. | Jul 1995 | A |
5430311 | Murakami et al. | Jul 1995 | A |
5430324 | Bencuya | Jul 1995 | A |
5434435 | Baliga | Jul 1995 | A |
5436189 | Beasom | Jul 1995 | A |
5438007 | Vinal et al. | Aug 1995 | A |
5438215 | Tihanyi | Aug 1995 | A |
5442214 | Yang | Aug 1995 | A |
5473176 | Kakumoto | Dec 1995 | A |
5473180 | Ludikhuize | Dec 1995 | A |
5474943 | Hshieh et al. | Dec 1995 | A |
5488010 | Wong | Jan 1996 | A |
5519245 | Tokura et al. | May 1996 | A |
5532179 | Chang et al. | Jul 1996 | A |
5541425 | Nishihara | Jul 1996 | A |
5554552 | Chi | Sep 1996 | A |
5554862 | Omura et al. | Sep 1996 | A |
5567634 | Hebert et al. | Oct 1996 | A |
5567635 | Acovic et al. | Oct 1996 | A |
5572048 | Sugawara | Nov 1996 | A |
5576245 | Cogan et al. | Nov 1996 | A |
5578851 | Hshieh et al. | Nov 1996 | A |
5581100 | Ajit | Dec 1996 | A |
5583065 | Miwa | Dec 1996 | A |
5592005 | Floyd et al. | Jan 1997 | A |
5593909 | Han et al. | Jan 1997 | A |
5595927 | Chen et al. | Jan 1997 | A |
5597765 | Yilmaz et al. | Jan 1997 | A |
5605852 | Bencuya | Feb 1997 | A |
5616945 | Williams | Apr 1997 | A |
5623152 | Majumdar et al. | Apr 1997 | A |
5629543 | Hshieh et al. | May 1997 | A |
5637898 | Baliga | Jun 1997 | A |
5639676 | Hshieh et al. | Jun 1997 | A |
5640034 | Malhi | Jun 1997 | A |
5648670 | Blanchard | Jul 1997 | A |
5656843 | Goodyear et al. | Aug 1997 | A |
5665619 | Kwan et al. | Sep 1997 | A |
5670803 | Beilstein, Jr. et al. | Sep 1997 | A |
5684320 | Kawashima | Nov 1997 | A |
5689128 | Hshieh et al. | Nov 1997 | A |
5693569 | Ueno | Dec 1997 | A |
5705409 | Witek | Jan 1998 | A |
5710072 | Krautschneider et al. | Jan 1998 | A |
5714781 | Yamamoto et al. | Feb 1998 | A |
5717237 | Chi | Feb 1998 | A |
5719409 | Singh et al. | Feb 1998 | A |
5744372 | Bulucea | Apr 1998 | A |
5767004 | Balasubramanian et al. | Jun 1998 | A |
5770878 | Beasom | Jun 1998 | A |
5776813 | Huang et al. | Jul 1998 | A |
5780343 | Bashir | Jul 1998 | A |
5801417 | Tsang et al. | Sep 1998 | A |
5814858 | Williams | Sep 1998 | A |
5821583 | Hshieh et al. | Oct 1998 | A |
5877528 | So | Mar 1999 | A |
5879971 | Witek | Mar 1999 | A |
5879994 | Kwan et al. | Mar 1999 | A |
5894157 | Han et al. | Apr 1999 | A |
5895951 | So et al. | Apr 1999 | A |
5895952 | Darwish et al. | Apr 1999 | A |
5897343 | Mathew et al. | Apr 1999 | A |
5897360 | Kawaguchi | Apr 1999 | A |
5900663 | Johnson et al. | May 1999 | A |
5906680 | Meyerson | May 1999 | A |
5907776 | Hshieh et al. | May 1999 | A |
5912490 | Hebert et al. | Jun 1999 | A |
5917216 | Floyd et al. | Jun 1999 | A |
5929481 | Hshieh et al. | Jul 1999 | A |
5943581 | Lu et al. | Aug 1999 | A |
5949104 | D'Anna et al. | Sep 1999 | A |
5949124 | Hadizad et al. | Sep 1999 | A |
5959324 | Kohyama | Sep 1999 | A |
5960271 | Wollesen et al. | Sep 1999 | A |
5972741 | Kubo et al. | Oct 1999 | A |
5973360 | Tihanyi | Oct 1999 | A |
5973367 | Williams | Oct 1999 | A |
5976936 | Miyajima et al. | Nov 1999 | A |
5977591 | Fratin et al. | Nov 1999 | A |
5981344 | Hshieh et al. | Nov 1999 | A |
5981996 | Fujishima | Nov 1999 | A |
5998833 | Baliga | Dec 1999 | A |
6005271 | Hshieh | Dec 1999 | A |
6008097 | Yoon et al. | Dec 1999 | A |
6011298 | Blanchard | Jan 2000 | A |
6015727 | Wanlass | Jan 2000 | A |
6020250 | Kenney et al. | Feb 2000 | A |
6034415 | Johnson et al. | Mar 2000 | A |
6037202 | Witek | Mar 2000 | A |
6037628 | Huang | Mar 2000 | A |
6037632 | Omura et al. | Mar 2000 | A |
6040600 | Uenishi et al. | Mar 2000 | A |
6048772 | D'Anna | Apr 2000 | A |
6049108 | Williams et al. | Apr 2000 | A |
6051488 | Lee et al. | Apr 2000 | A |
6057558 | Yamamoto et al. | May 2000 | A |
6063678 | D'Anna | May 2000 | A |
6064088 | D'Anna | May 2000 | A |
6066878 | Neilson | May 2000 | A |
6069043 | Floyd et al. | May 2000 | A |
6077733 | Chen et al. | Jun 2000 | A |
6081009 | Neilson | Jun 2000 | A |
6084264 | Darwish | Jul 2000 | A |
6084268 | de Frésart et al. | Jul 2000 | A |
6087232 | Kim et al. | Jul 2000 | A |
6096608 | Williams | Aug 2000 | A |
6097063 | Fujihira | Aug 2000 | A |
6103578 | Uenishi et al. | Aug 2000 | A |
6103619 | Lai | Aug 2000 | A |
6104054 | Corsi et al. | Aug 2000 | A |
6110799 | Huang | Aug 2000 | A |
6114727 | Ogura et al. | Sep 2000 | A |
6124608 | Liu et al. | Sep 2000 | A |
6137152 | Wu | Oct 2000 | A |
6150697 | Teshigahara et al. | Nov 2000 | A |
6156606 | Michaelis | Dec 2000 | A |
6156611 | Lan et al. | Dec 2000 | A |
6163052 | Liu et al. | Dec 2000 | A |
6165870 | Shim et al. | Dec 2000 | A |
6168983 | Rumennik et al. | Jan 2001 | B1 |
6168996 | Numazawa et al. | Jan 2001 | B1 |
6171935 | Nance et al. | Jan 2001 | B1 |
6174769 | Lou | Jan 2001 | B1 |
6174773 | Fujishima | Jan 2001 | B1 |
6174785 | Parekh et al. | Jan 2001 | B1 |
6184545 | Werner et al. | Feb 2001 | B1 |
6184555 | Tihanyi et al. | Feb 2001 | B1 |
6188104 | Choi et al. | Feb 2001 | B1 |
6188105 | Kocon et al. | Feb 2001 | B1 |
6190978 | D'Anna | Feb 2001 | B1 |
6191447 | Baliga | Feb 2001 | B1 |
6194741 | Kinzer et al. | Feb 2001 | B1 |
6198127 | Kocon | Mar 2001 | B1 |
6201279 | Pfirsch | Mar 2001 | B1 |
6204097 | Shen et al. | Mar 2001 | B1 |
6207994 | Rumennik et al. | Mar 2001 | B1 |
6222229 | Hebert et al. | Apr 2001 | B1 |
6222233 | D'Anna | Apr 2001 | B1 |
6225649 | Minato | May 2001 | B1 |
6228727 | Lim et al. | May 2001 | B1 |
6239463 | Williams et al. | May 2001 | B1 |
6239464 | Tsuchitani et al. | May 2001 | B1 |
6265269 | Chen et al. | Jul 2001 | B1 |
6271082 | Hou et al. | Aug 2001 | B1 |
6271100 | Ballantine et al. | Aug 2001 | B1 |
6271552 | D'Anna | Aug 2001 | B1 |
6271562 | Deboy et al. | Aug 2001 | B1 |
6274904 | Tihanyi | Aug 2001 | B1 |
6274905 | Mo | Aug 2001 | B1 |
6277706 | Ishikawa | Aug 2001 | B1 |
6281547 | So et al. | Aug 2001 | B1 |
6285060 | Korec et al. | Sep 2001 | B1 |
6291298 | Williams et al. | Sep 2001 | B1 |
6291856 | Miyasaka et al. | Sep 2001 | B1 |
6294818 | Fujihira | Sep 2001 | B1 |
6297534 | Kawaguchi et al. | Oct 2001 | B1 |
6303969 | Tan | Oct 2001 | B1 |
6307246 | Nitta et al. | Oct 2001 | B1 |
6309920 | Laska et al. | Oct 2001 | B1 |
6313482 | Baliga | Nov 2001 | B1 |
6316806 | Mo | Nov 2001 | B1 |
6326656 | Tihanyi | Dec 2001 | B1 |
6337499 | Werner | Jan 2002 | B1 |
6346464 | Takeda et al. | Feb 2002 | B1 |
6346469 | Greer | Feb 2002 | B1 |
6351018 | Sapp | Feb 2002 | B1 |
6353252 | Yasuhara et al. | Mar 2002 | B1 |
6359308 | Hijzen et al. | Mar 2002 | B1 |
6362112 | Hamerski | Mar 2002 | B1 |
6362505 | Tihanyi | Mar 2002 | B1 |
6365462 | Baliga | Apr 2002 | B2 |
6365930 | Schillaci et al. | Apr 2002 | B1 |
6368920 | Beasom | Apr 2002 | B1 |
6368921 | Hijzen et al. | Apr 2002 | B1 |
6376314 | Jerred | Apr 2002 | B1 |
6376315 | Hshieh et al. | Apr 2002 | B1 |
6376878 | Kocon | Apr 2002 | B1 |
6376890 | Tihanyi | Apr 2002 | B1 |
6384456 | Tihanyi | May 2002 | B1 |
6388286 | Baliga | May 2002 | B1 |
6388287 | Deboy et al. | May 2002 | B2 |
6400003 | Huang | Jun 2002 | B1 |
6426260 | Hshieh | Jul 2002 | B1 |
6429481 | Mo et al. | Aug 2002 | B1 |
6433385 | Kocon et al. | Aug 2002 | B1 |
6436779 | Hurkx et al. | Aug 2002 | B2 |
6437399 | Huang | Aug 2002 | B1 |
6441454 | Hijzen et al. | Aug 2002 | B2 |
6444574 | Chu | Sep 2002 | B1 |
6452230 | Boden, Jr. | Sep 2002 | B1 |
6461918 | Calafut | Oct 2002 | B1 |
6465304 | Blanchard et al. | Oct 2002 | B1 |
6465843 | Hirler et al. | Oct 2002 | B1 |
6465869 | Ahlers et al. | Oct 2002 | B2 |
6472678 | Hshieh et al. | Oct 2002 | B1 |
6472708 | Hshieh et al. | Oct 2002 | B1 |
6475884 | Hshieh et al. | Nov 2002 | B2 |
6476443 | Kinzer | Nov 2002 | B1 |
6479352 | Blanchard | Nov 2002 | B2 |
6489652 | Jeon et al. | Dec 2002 | B1 |
6501146 | Harada | Dec 2002 | B1 |
6509607 | Jerred | Jan 2003 | B1 |
6534825 | Calafut | Mar 2003 | B2 |
6566804 | Trujillo et al. | May 2003 | B1 |
6580123 | Thapar | Jun 2003 | B2 |
6608350 | Kinzer et al. | Aug 2003 | B2 |
6657254 | Hshieh et al. | Dec 2003 | B2 |
6677641 | Kocon | Jan 2004 | B2 |
6683346 | Zeng | Jan 2004 | B2 |
6710403 | Sapp | Mar 2004 | B2 |
6720616 | Hirler et al. | Apr 2004 | B2 |
6734066 | Lin et al. | May 2004 | B2 |
6762127 | Boiteux et al. | Jul 2004 | B2 |
6806533 | Henninger et al. | Oct 2004 | B2 |
6815293 | Disney et al. | Nov 2004 | B2 |
6833585 | Kiml | Dec 2004 | B2 |
6921942 | Murakami | Jul 2005 | B2 |
7265415 | Shenoy et al. | Sep 2007 | B2 |
7893499 | Denison et al. | Feb 2011 | B2 |
20010023961 | Hshieh et al. | Sep 2001 | A1 |
20010026989 | Thapar | Oct 2001 | A1 |
20010028083 | Onishi et al. | Oct 2001 | A1 |
20010032998 | Iwamoto et al. | Oct 2001 | A1 |
20010041400 | Ren et al. | Nov 2001 | A1 |
20010049167 | Madson | Dec 2001 | A1 |
20010050394 | Onishi et al. | Dec 2001 | A1 |
20020008284 | Zeng | Jan 2002 | A1 |
20020009832 | Blanchard | Jan 2002 | A1 |
20020014658 | Blanchard | Feb 2002 | A1 |
20020066924 | Blanchard | Jun 2002 | A1 |
20020070418 | Kinzer et al. | Jun 2002 | A1 |
20020100933 | Marchant | Aug 2002 | A1 |
20030060013 | Marchant | Mar 2003 | A1 |
20030132450 | Minato et al. | Jul 2003 | A1 |
20030193067 | Kim | Oct 2003 | A1 |
20030209757 | Henninger et al. | Nov 2003 | A1 |
20040031987 | Henninger et al. | Feb 2004 | A1 |
20040089910 | Hirler et al. | May 2004 | A1 |
20040121572 | Darwish et al. | Jun 2004 | A1 |
20040232407 | Calafut | Nov 2004 | A1 |
20050017293 | Zundel et al. | Jan 2005 | A1 |
Number | Date | Country |
---|---|---|
1036666 | Oct 1989 | CN |
4300806 | Dec 1993 | DE |
19736981 | Aug 1998 | DE |
0975024 | Jan 2000 | EP |
1026749 | Aug 2000 | EP |
1054451 | Nov 2000 | EP |
0747967 | Feb 2002 | EP |
1205980 | May 2002 | EP |
56-058267 | May 1981 | JP |
62-069562 | Mar 1987 | JP |
63-186475 | Aug 1988 | JP |
63-288047 | Nov 1988 | JP |
64-022051 | Jan 1989 | JP |
01-192174 | Aug 1989 | JP |
05-226638 | Sep 1993 | JP |
2000-040822 | Feb 2000 | JP |
2000-040872 | Feb 2000 | JP |
2000-156978 | Jun 2000 | JP |
2000-277726 | Oct 2000 | JP |
2000-277728 | Oct 2000 | JP |
2001-015448 | Jan 2001 | JP |
2001-015752 | Jan 2001 | JP |
2001-102577 | Apr 2001 | JP |
2001-111041 | Apr 2001 | JP |
2001-135819 | May 2001 | JP |
2001-144292 | May 2001 | JP |
2001-244461 | Sep 2001 | JP |
2001-313391 | Dec 2001 | JP |
2002-083976 | Mar 2002 | JP |
WO 0033386 | Jun 2000 | WO |
WO 0068997 | Nov 2000 | WO |
WO 0068998 | Nov 2000 | WO |
WO 0075965 | Dec 2000 | WO |
WO 0106550 | Jan 2001 | WO |
WO 0106557 | Jan 2001 | WO |
WO 0145155 | Jun 2001 | WO |
WO 0159847 | Aug 2001 | WO |
WO 0171815 | Sep 2001 | WO |
WO 0195385 | Dec 2001 | WO |
WO 0195398 | Dec 2001 | WO |
WO 0201644 | Jan 2002 | WO |
WO 0247171 | Jun 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20090273026 A1 | Nov 2009 | US |
Number | Date | Country | |
---|---|---|---|
60506194 | Sep 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10951259 | Sep 2004 | US |
Child | 12499778 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10269126 | Oct 2002 | US |
Child | 10951259 | US |