Claims
- 1. A metal-insulator-semiconductor (MIS) device comprising:
a semiconductor substrate including a trench extending into said substrate from a surface of said substrate; a drain region of a first conductivity type; and a body region of a second conductivity type opposite to said first conductivity type adjacent to at least a portion of a sidewall of said trench; wherein said trench is lined with an oxide layer, said oxide layer comprising a first section, a second section and a transition region between said first and second sections, said first section being adjacent at least a portion of said drain region, said second section being adjacent at least a portion of said body region, a thickness of said oxide layer in said first section being greater than a thickness of said oxide layer in said second section, a thickness of said oxide layer in said transition region decreasing gradually from said first section to said second section, a PN junction between said body region and said drain region terminating at said trench adjacent said transition region of said oxide layer.
- 2. The MIS device of claim 1 wherein said transition region is located adjacent a bottom surface of said trench.
- 3. The MIS device of claim 1 wherein said transition region is located adjacent a sidewall of said trench.
- 4. The MIS device of claim 1 wherein said transition region is located adjacent a corner of said trench.
- 5. The MIS device of claim 1 further comprising a source region located adjacent a top surface, said trench and said body region.
- 6. The MIS device of claim 1 wherein said body region is P-type and said drain region is N-type.
- 7. The MIS device of claim 1 comprising a highly doped region of said first conductivity type adjacent a bottom of said trench, said highly doped region having a doping concentration greater than a doping concentration of said drain.
- 8. A semiconductor device comprising:
a semiconductor substrate including a trench extending into said substrate from a surface of said substrate; a first region of a first conductivity type adjacent to at least a portion of a bottom of said trench; and a second region of a second conductivity type opposite to said first conductivity type adjacent to at least a portion of a sidewall of said trench; and wherein said trench is lined with an oxide layer, said oxide layer comprising a first section, a second section and a transition region between said first and second sections, said first section being adjacent at least a portion of said first region of said semiconductor device, said second section being adjacent at least a portion of said second region of said semiconductor device, a thickness of said oxide layer in said first section being greater than a thickness of said oxide layer in said second section, a thickness of said oxide layer in said transition region decreasing gradually from said first section to said second section, a PN junction between said first region and said second region terminating at said trench adjacent said transition region of said oxide layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This is a continuation-in-part of application Ser. No. 09/927,143, filed Aug. 10, 2001, which is incorporated herein by reference in its entirety.
[0002] This application is related to application Ser. No. 09/927,320, filed Aug. 10, 2001, and to application Ser. No. 09/591,179, filed Jun. 8, 2000, each of which is incorporated herein by reference in its entirety.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09927143 |
Aug 2001 |
US |
Child |
10106812 |
Mar 2002 |
US |