The present invention relates generally to semiconductors, and more particularly to a method and apparatus for packaging flip chip semiconductors.
With continuously decreasing semiconductor device dimensions and increasing device-packaging densities, the packaging of semiconductor devices has continued to gain in importance. In the electronics industry, the continuing goal has been to reduce the size of electronic devices such as in digital cameras and camcorders.
In the past, integrated circuits, or chips, were packaged in leadframe packages using wire bonds using metal wires, but the packaging technology has been moving towards ball bond packages using solder balls, or bumps, which allow for a higher density of connections. The process of using solder bumps is often referred to as flip chip mounting, or bonding.
In flip-chip bonding technology, one of the most important processes is to form solder bumps on the bonding pads of the chip. The material used for the bonding pads of the chip is usually aluminum or copper. However, the solder used to form the solder bumps tends to react with the aluminum or copper. To solve this problem, under-bump metallurgy (UBM) pads are formed on the bonding pads before the solder bumps are formed to minimize reaction between the solder in the solder bumps and the aluminum or copper in the bonding pads. The UBM has to be well bonded to the solder bumps and the bonding pads, and functions as a diffusion barrier layer to prevent the solder bumps from reacting with the bonding pads.
The conventional method for manufacturing the UBM includes defining by a photolithography process an area over the bonding pads, which is covered by the UBM. There are many known processes for forming bumps for flip-chip mounting. Solder bumping consists of placing the UBM over the bond pads by sputtering, plating, or a similar means. The process of forming the UBM removes the passivation, or oxide, layer on the bond pad and defines a solder-wettable area. Solder is then deposited over the UBM by a suitable method, e.g., evaporation, electroplating, screen-printing, needle depositing, or other suitable process.
Various types of UBM are in use. A UBM, such as a nickel-vanadium/copper (NiV/Cu) UBM, is used to form the UBM for the printed bumping process. Other types of UBM are titanium-tungsten/nickel-vanadium (TiW/NiV) and chromium/chromium-copper/copper (Cr/CrCu/Cu).
Tin (Sn) solder is typically used for the balls because it has a high surface tension for forming small balls. Sn solder bonds well to pads of copper (Cu), which is a very good solder wettable material. Lead-free solders have become popular to avoid the use of lead in the manufacturing process. One such solder is a eutectic alloy of Sn, silver (Ag), and copper (Cu).
Despite improvements in UBM formation problems still exist in flip chip mounting solder bumps exhibit voids that adversely affect the fatigue life of the solder bump connections thereby reducing the reliability of semiconductor packages. Additionally, every UBM design tends to react differently with the solder used to form the bumps resulting in a lack of consistent performance of the flip chip mounted integrated circuits.
Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
The present invention provides an integrated circuit package and method of manufacture. A substrate having a number of contact pads exposed through a passivation layer thereon has a first under bump metallurgy layer over at least one of the contact pads, and a top under bump metallurgy layer of copper having a thickness of less than about 800 angstroms is formed over the first under bump metallurgy layer. Preferably, the top under bump metallurgy layer has a thickness from about 250 to 500 angstroms.
Voids in solder bumps and in solder balls over a UBM are reduced thereby improving the reliability of semiconductor packages.
Certain embodiments of the invention have other advantages in addition to or in place of those mentioned above. The advantages will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.
In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known system configurations, and process steps are not disclosed in detail.
Likewise, the drawings showing embodiments of the apparatus/device are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown greatly exaggerated in the FIGs. Generally, the device can be operated in any orientation. In addition, where multiple embodiments are disclosed and described having some features in common, for clarity and ease of illustration and description thereof like features one to another will ordinarily be described with the same reference numerals.
The term “horizontal” as used herein is defined as a plane parallel to the conventional plane or surface of the substrate, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “over”, and “under”, are defined with respect to the horizontal plane.
The term “processing” as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.
Referring now to
The bottom semiconductor die 106 is wire bonded by a number of wire bonds 108 to the package substrate 102. On top of the bottom semiconductor die 106 are a first top semiconductor die 110 and a second top semiconductor die 112 that are ball bonded to the bottom semiconductor die 106 by a number of solder bumps 114.
The bottom semiconductor die 106, the first top semiconductor die 110 and the second top semiconductor die 112 are encapsulated by an encapsulant 116 of a material such as epoxy or plastic. Each of the dies has a semiconductor material substrate. The dies may be connected in different combinations by different combinations of wire, solder bumps, and solder balls within the integrated circuit package 100.
Referring now to
In one embodiment, the top of the bottom semiconductor die 106 includes a portion generically described as a substrate 200. The substrate 200 has a number of Input/Output (I/O) contact pads represented by a contact pad 202 exposed through a passivation layer 204 thereon.
The contact pad 202 generally is formed of a wire-bond pad material such as aluminum (Al), or an alloy of aluminum such as aluminum/copper (AlCu). The passivation layer 204 is of a dielectric material such as silicon oxide (SiO2).
Referring now to
The first UBM layer 300 is of a material that is formed over the contact pad 202 and the passivation layer 204. The material of the first UBM layer 300 can vary depending upon the particular UBM design being used. The first UBM layer 300 is selected to bond well with the contact pad 202 and the passivation layer 204.
For example, in a TiW/NiV UBM, the first UBM layer 300 is a TiW alloy. The second UBM layer 302 is of a material that bonds well to the first UBM layer 300 and provides a solder wettable material layer. For example, the second UBM layer 302 can be NiV depending on the particular UBM being used. NiV provides a good soldering wettable material for the number of solder bumps 114 and the number of solder balls 104 shown in
It has been discovered that forming a top UBM layer 304 that is a very thin layer of Cu of less than about 800 angstroms as the top UBM layer significantly reduces the occurrence of voids in the number of solder bumps 114 and the number of solder balls 104 shown in
For example, in a UBM that has a material other than Cu as the second UBM layer 302, such as the TiW/NiV UBM, an additional very thin layer of Cu is formed as the top UBM layer 304 of the UBM. The use of the very thin layer of Cu as the top UBM layer 304 significantly reduces the occurrence of voids in the number of solder bumps 114 and the number of solder balls 104 shown in
Referring now to
Referring now to
Referring now to
Solder is formed over the top UBM layer 304 by a suitable method, such as evaporation, electroplating, screen-printing, needle depositing, or other suitable process. Preferably, screen-printing of the solder is used. The solder is then reflowed by applying heat to form the solder bump 600. Electrical contact is made between the solder bump 600 and the contact pad 202 through the top UBM layer 304, the second UBM layer 302, and the first UBM layer 300.
Referring now to
The top of the bottom semiconductor die 106 includes a portion generically described as the substrate 200. The substrate 200 has a number of Input/Output (I/O) contact pads represented by the contact pad 202 exposed through the passivation layer 204 thereon.
The contact pad 202 generally is formed of a wire-bond pad material such as aluminum (Al), or an alloy of aluminum such as aluminum/copper (AlCu). The passivation layer 204 is of a dielectric material such as silicon oxide (SiO2).
Referring now to
The first UBM layer 800 is of a material that is formed over the contact pad 202 and the passivation layer 204. The material of the first UBM layer 800 can vary depending upon the particular UBM design being used. The first UBM layer 800 is selected to bond well with the contact pad 202 and the passivation layer 204.
For example, in a Cr/CrCu/Cu UBM, the first UBM layer 800 is Cr. The second UBM layer 802 is of a material that bonds well to the first UBM layer 800. For example, in the Cr/CrCu/Cu UBM the second UBM layer 802 is a CrCu alloy. The Cr/CrCu/Cu UBM also has a top UBM layer 304 formed over the second UBM layer 802. The top UBM layer 304 provides a good soldering wettable material for the number of solder bumps 114 and the number of solder balls 104 shown in
It has been discovered that forming the top UBM layer 304 that is a very thin layer of Cu having a thickness of less than about 800 angstroms significantly reduces the occurrence of voids in the number of solder bumps 114 and the number of solder balls 104 shown in
Referring now to
Referring now to
Referring now to
Solder is formed over the top UBM layer 304 by a suitable method, e.g., evaporation, electroplating, screen-printing, needle depositing, or other suitable process. The solder is then reflowed by applying heat to form the solder bump 600. Electrical contact is made between the solder bump 600 and the contact pad 202 through the top UBM layer 304, the second UBM layer 802, and the first UBM layer 800.
Referring now to
The present invention has been found to be useful with a variety of UBM structures. If used with UBM structures, such as the TiW/NiV UBM described above with reference to
Thus, it has been discovered that the method and apparatus of the present invention furnish important and heretofore unavailable solutions, capabilities, and functional advantages for integrated circuit packages. The resulting process and configurations are straightforward, economical, uncomplicated, highly versatile, and effective, use conventional technologies, and are thus readily suited for manufacturing semiconductor devices that are fully compatible with conventional manufacturing processes and technologies.
While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the foregoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations that fall within the scope of the included claims. All matters set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.