Claims
- 1. A method for fabricating a semiconductor device, comprising:
- aligning a semiconductor wafer having a plurality of integrated circuits on a carrier;
- performing intelligent burn-in on said plurality of integrated circuits of said semiconductor wafer aligned on said carrier; and
- scribing said semiconductor wafer while said semiconductor wafer remains aligned on said carrier.
- 2. The method of claim 1, further including attaching said semiconductor wafer to said carrier.
- 3. The method of claim 1, wherein said performing intelligent burn-in on said plurality of integrated circuits, comprises:
- providing an interface structure having a plurality of pillars extending from said interface structure configured to contact a plurality of conductive pads located on the plurality of integrated circuits of said semiconductor wafer;
- contacting said interface structure to said semiconductor wafer so that said plurality of pillars contact said pads of said plurality of integrated circuits; and
- performing intelligent burn-in on said plurality of integrated circuits of said semiconductor wafer through said interface structure.
- 4. The method of claim 1, wherein said scribing said semiconductor wafer includes singulating said semiconductor wafer into individual integrated circuits.
- 5. The method of claim 1, further including performing initial testing on said integrated circuits of said semiconductor wafer after said aligning said semiconductor wafer on said carrier.
- 6. The method of claim 5, further including repairing any repairable integrated circuits detected by said initial testing of said integrated circuits of said semiconductor wafer prior to performing intelligent burn-in.
- 7. The method of claim 5, further including creating a wafer map of said semiconductor wafer based on said initial testing.
- 8. The method of claim 1, further including pre-scribing said wafer prior to aligning said semiconductor wafer on said carrier.
- 9. The method of claim 1, further including selectively heating the wafer during intelligent burn-in.
- 10. The method of claim 1, further including selectively cooling the wafer during intelligent burn-in.
- 11. A method for testing and scribing at least one integrated circuit disposed on at least one semiconductor wafer, comprising.
- aligning said at least one semiconductor wafer on a carrier;
- mating a plurality of conductive pillars carried on an interface structure to a plurality of contact pads on said at least one integrated circuit of said at least one semiconductor wafer, while said at least one semiconductor wafer remains aligned to said carrier;
- performing intelligent burn-in on said at least one integrated circuit though the interface structure and the plurality of conductive pillars; and
- scribing said at least one integrated circuit on said at least one semiconductor wafer, while said at least one semiconductor wafer remains aligned on said carrier.
- 12. The method of claim 11, further including attaching said at least one semiconductor wafer to said carrier.
- 13. The method of claim 11, wherein said scribing said at least one integrated circuit includes cutting said at least one integrated circuit from said at least one semiconductor wafer.
- 14. The method of claim 11, further including performing initial testing on said at least one integrated circuit of said at least one semiconductor wafer after said aligning said at least one semiconductor wafer on said carrier.
- 15. The method of claim 14, further including repairing any repairable integrated circuits detected by said initial testing of said at least one integrated circuits of said at least one semiconductor wafer prior to intelligent burn-in.
- 16. The method of claim 11, further including pre-scribing said wafer prior to aligning said semiconductor wafer on said carrier.
- 17. A system for testing and scribing at least one integrated circuit disposed on a semiconductor wafer, comprising:
- an alignment apparatus for aligning a semiconductor wafer having a plurality of integrated circuits on a carrier;
- a testing apparatus for performing intelligent burn-in on at least one integrated circuit of said semiconductor wafer, while said semiconductor wafer is aligned on said carrier; and
- a scribing apparatus for scribing said semiconductor wafer, while said semiconductor wafer remains aligned to said carrier.
- 18. The system of claim 17, further including an attachment apparatus for attaching said semiconductor wafer to said carrier.
- 19. The system of claim 17, wherein said testing apparatus, comprises:
- an interface structure having a plurality of pillars extending from said interface structure configured to contact a plurality of conductive pads located on the plurality of integrated circuits of said semiconductor wafer.
- 20. The system of claim 17, wherein said carrier is movable between said alignment apparatus, said testing apparatus, and said scribing apparatus.
- 21. The system of claim 17, further including an initial testing apparatus for testing for repairable and non-repairable integrated circuits of said semiconductor wafer after said semiconductor wafer is aligned on said carrier.
- 22. The system of 21, wherein said initial testing apparatus further includes a repair mechanism for repairing any repairable integrated circuits detected by said initial testing apparatus.
Parent Case Info
This is a continuation of application Ser. No. 08/108,097, filed Aug. 27, 1993, now U.S. Pat. No. 5,570,032, issued Oct. 29, 1998.
US Referenced Citations (7)
Continuations (1)
|
Number |
Date |
Country |
Parent |
108097 |
Aug 1993 |
|