Claims
- 1. An electrical component, comprising:
a substrate; a plurality of leads formed on said substrate, each lead of said plurality of leads at least including a conductive trace formed on a surface of said substrate, a conductive via extending through said substrate having one end electrically connected to said conductive trace, and a ball lead formed on an opposing surface of said substrate and in electrical communication with an opposing end of said conductive via; and a central conductive plane formed on at least a portion of said surface of said substrate, said conductive trace of at least one lead of said plurality of leads electrically connected to said central conductive plane.
- 2. The electrical component of claim 1, wherein said conductive trace of each lead of said plurality of leads is electrically connected to said central conductive plane.
- 3. The electrical component of claim 1, further comprising an encapsulant material disposed over at least a portion of said surface of said substrate and encasing said central conductive plane and at least a portion of each lead of said plurality of leads.
- 4. The electrical component of claim 1, further comprising:
a die-attach pad formed on said at least a portion of said surface of said substrate; wherein said central conductive plane is formed on at least a portion of a surface of said die-attach pad.
- 5. An electrical component, comprising:
a lead frame comprising:
a die-attach pad; and a plurality of leads extending outwardly from said die-attach pad, each lead of said plurality of leads comprising a conductor having a bond end located proximate said die-attach pad and an opposing end; and a central conductive plane formed on at least a portion of a surface of said die-attach pad, said bond end of at least one lead of said plurality of leads electrically connected to said central conductive plane.
- 6. The electrical component of claim 5, wherein said bond end of each lead of said plurality of leads is electrically connected to said central conductive plane.
- 7. The electrical component of claim 5, further comprising an encapsulant material encapsulating said die-attach pad, said central conductive plane, and at least a portion of each lead of said plurality of leads.
- 8. A method of characterizing a BGA component, said BGA component comprising a substrate and a plurality of leads formed on said substrate, each lead of said plurality of leads at least including a conductive trace formed on an upper surface of said substrate, a conductive via extending through said substrate and having one end electrically connected to said conductive trace, and a ball lead formed on an opposing surface of said substrate and in electrical communication with an opposing end of said conductive via, said method comprising:
configuring each lead of said plurality of leads so as to be electrically open; contacting a signal conductor of a coaxial probe against a ball lead of one lead of said plurality of leads, said coaxial probe in electrical communication with one port of a network analyzer; contacting a ground conductor of said coaxial probe against an adjacent ball lead of another lead of said plurality of leads; forcing said another lead of said plurality of leads to a ground potential provided by said network analyzer; sending at least one test signal from said network analyzer and through said signal conductor of said coaxial probe to said one lead of said plurality of leads; and directly measuring at least one reflected signal from said BGA component with said network analyzer and indicating a parasitic capacitance of said one lead of said plurality of leads with said network analyzer.
- 9. The method of claim 8, wherein said ball lead of said another lead of said plurality of leads is located in a row of ball leads of other leads of said plurality of leads, said method further comprising:
electrically connecting said ball lead of said another lead of said plurality of leads to all other said ball leads in said row; and forcing said another lead of said plurality of leads and said other leads of said plurality of leads having ball leads in said row to said ground potential provided by said network analyzer.
- 10. The method of claim 8, wherein said BGA component further includes a semiconductor die secured to said upper surface of said substrate and at least one lead of said plurality of leads is configured to provide power to said semiconductor die, said method further comprising:
applying a voltage to said at least one lead of said plurality of leads to power said semiconductor die; and directly measuring said at least one reflected signal from said BGA component with said network analyzer and indicating a parasitic capacitance of said at least one lead of said plurality of leads with said network analyzer when said voltage has been applied to said semiconductor die.
- 11. The method of claim 10, further comprising:
sending at least one test signal of a first frequency from said network analyzer and through said signal conductor of said coaxial test probe to said one lead of said plurality of leads; directly measuring said at least one first reflected signal from said BGA component with said network analyzer and indicating a first parasitic capacitance of said one lead of said plurality of leads with said network analyzer; sending at least one test signal of at least a second frequency from said network analyzer and through said signal conductor of said coaxial probe to said one lead of said plurality of leads; and directly measuring at least one second reflected signal from said BGA component with said network analyzer and indicating a second parasitic capacitance of said one lead of said plurality of leads with said network analyzer.
- 12. A method of characterizing an electrical component, said electrical component comprising a die-attach pad and a plurality of leads extending outwardly from said die-attach pad, each lead of said plurality of leads comprising a conductor having a bond end located proximate said die-attach pad and an opposing end, said method comprising:
electrically contacting at least one lead of said plurality of leads to a ground plane provided by a test substrate; maintaining at least one other lead of said plurality of leads in a position so as to prevent contact between said at least one other lead of said plurality of leads and any surface of said test substrate; configuring at least said at least one other lead of said plurality of leads so as to be electrically open; contacting a signal conductor of a coaxial probe against said opposing end of said at least one other lead of said plurality of leads of said electrical component, said coaxial probe in electrical communication with one port of a network analyzer; contacting a ground conductor of said coaxial probe against said ground plane of said test substrate; forcing said ground plane of said test substrate to a ground potential provided by said network analyzer; sending at least one test signal from said network analyzer and through said signal conductor of said coaxial probe to said at least one other lead of said plurality of leads; and directly measuring at least one reflected signal from said electrical component with said network analyzer and indicating a parasitic capacitance of said at least one other lead of said plurality of leads with said network analyzer.
- 13. The method of claim 12, wherein said electrical component further includes a semiconductor die secured to a surface of said die-attach pad and another lead of said plurality of leads is configured to provide power to said semiconductor die, said method further comprising:
electrically isolating said another lead of said plurality of leads from said ground plane of said test substrate; applying a voltage to said another lead of said plurality of leads to power said semiconductor die; and directly measuring said at least one reflected signal from said electrical component with said network analyzer and indicating said parasitic capacitance of said at least one other lead of said plurality of leads with said network analyzer when said voltage has been applied to said semiconductor die.
- 14. The method of claim 12, further comprising:
sending at least one test signal of a first frequency from said network analyzer and through said signal conductor of said coaxial probe to said at least one other lead of said plurality of leads; directly measuring at least one first reflected signal from said electrical component with said network analyzer and indicating a first parasitic capacitance of said at least one other lead of said plurality of leads with said network analyzer; sending at least one test signal of at least a second frequency from said network analyzer and through said signal conductor of said coaxial probe to said at least one other lead of said plurality of leads; and directly measuring at least one second reflected signal from said electrical component with said network analyzer and indicating a second parasitic capacitance of said at least one other lead of said plurality of leads with said network analyzer.
- 15. A method of characterizing an electrical component, said electrical component comprising a die-attach pad and a plurality of leads extending outwardly from said die-attach pad, each lead of said plurality of leads comprising a conductor having a bond end located proximate said die-attach pad and an opposing end, said method comprising:
electrically contacting at least one lead of said plurality of leads to a ground plane provided by a test substrate; contacting at least one other lead of said plurality of leads against a surface of said test substrate and electrically isolating said at least one other lead of said plurality of leads from said ground plane of said test substrate; configuring at least said at least one other lead of said plurality of leads so as to be electrically open; contacting a signal conductor of a coaxial probe against said opposing end of said at least one other lead of said plurality of leads, said coaxial probe in electrical communication with one port of a network analyzer; contacting a ground conductor of said coaxial probe against said ground plane of said test substrate; forcing said ground plane of said test substrate to a ground potential provided by said network analyzer; sending at least one test signal from said network analyzer and through said signal conductor of said coaxial probe to said at least one other lead of said plurality of leads; and directly measuring at least one reflected signal from said electrical component with said network analyzer and indicating a parasitic capacitance of said at least one other lead of said plurality of leads with said network analyzer.
- 16. A method of characterizing a BGA component, said BGA component comprising a substrate and a plurality of leads formed on said substrate, each lead of said plurality of leads at least including a conductive trace formed on an upper surface of said substrate, a conductive via extending through said substrate and having one end electrically connected to said conductive trace, and a ball lead formed on an opposing surface of said substrate and in electrical communication with an opposing end of said conductive via, said method comprising:
providing a central conductive plane on at least a portion of said upper surface of said substrate of said BGA component; electrically connecting said conductive trace of at least one lead of said plurality of leads to said central conductive plane; electrically connecting said conductive trace of at least one other lead of said plurality of leads to said central conductive plane, said at least one other lead having a ball lead located on said opposing surface of said substrate at a position adjacent a ball lead of said at least one lead of said plurality of leads; contacting a signal conductor of a coaxial probe against said ball lead of said at least one lead of said plurality of leads, said coaxial probe in electrical communication with one port of a network analyzer; contacting a ground conductor of said coaxial probe against said adjacent ball lead of said at least one other lead of said plurality of leads; sending at least one test signal from said network analyzer and through said signal conductor of said coaxial probe to said at least one lead of said plurality of leads; and directly measuring at least one reflected signal from said BGA component with said network analyzer and indicating a parasitic inductance of said at least one lead of said plurality of leads with said network analyzer.
- 17. The method of claim 16, further comprising dividing said indicated parasitic inductance by two to obtain a corrected value of parasitic inductance.
- 18. The method of claim 16, further comprising:
sending at least one test signal of a first frequency from said network analyzer and through said signal conductor of said coaxial probe to said at least one lead of said plurality of leads; directly measuring at least one first reflected signal from said BGA component with said network analyzer and indicating a first parasitic inductance of said at least one lead of said plurality of leads with said network analyzer; sending at least one test signal of at least a second frequency from said network analyzer and through said signal conductor of said coaxial probe to said at least one lead of said plurality of leads; and directly measuring at least one second reflected signal from said BGA component with said network analyzer and indicating a second parasitic inductance of said at least one lead of said plurality of leads with said network analyzer.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a divisional of application Ser. No. 09/650,798, filed Aug. 30, 2000, pending.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09650798 |
Aug 2000 |
US |
Child |
10367490 |
Feb 2003 |
US |