Assembly having stacked die mounted on substrate

Information

  • Patent Grant
  • 8729690
  • Patent Number
    8,729,690
  • Date Filed
    Thursday, December 27, 2012
    12 years ago
  • Date Issued
    Tuesday, May 20, 2014
    10 years ago
Abstract
Metal rerouting interconnects at one or more sides of a die or multiple die segments can form edge bonding pads for electrical connection. Insulation can be applied to surfaces of the die or multiple die segments after optional thinning and singulation, and openings can be made in the insulation to the electrical connection pads. After being placed atop one another in a stack, vertically adjacent die or die segments can be electrically interconnected using a flexible bond wire or bond ribbon attached to an electrical connection pad exposed within such opening, the bond wire or ribbon protruding horizontally, and an electrically conductive polymer, or epoxy, filaments or lines can be applied to the stack.
Description
BACKGROUND OF THE INVENTION

The present invention relates to an apparatus for stacking and interconnecting integrated circuit die and/or multiple die segments of silicon, interconnecting the die and or multiple die segments on the edges of the stack using an electrically conductive polymer or epoxy, and mounting the stack of die on a BGA substrate.


For many years, electrical components such as transistors and integrated circuits have been made using wafers of semiconductor material, including silicon and/or germanium. Integrated circuits have been provided on the wafer using various techniques known as etching, doping, and layering. Individual integrated circuits that are provided on the wafer are referred to as die, and include contact points called bond pads for external electrical connections. Typically, the die on the wafer are separated from one another by cutting the wafer along boundaries defining the die. Once the die are cut from the wafer, they are referred to as chips or die, and are packaged for use. In recent years, the proliferation of more powerful electronic systems has led to an increased need for higher performance and higher density integrated circuit packages.


One method for creating higher density packages attempts to create an entire computer system on a single wafer using wafer scale integration (WSI) techniques. WSI technology attempts to laterally wire together all the die on a wafer using wires to interconnect the die. However, in order to create the necessary interconnections between the die, many wires are required that are extremely thin and difficult to create. Furthermore, the resulting interconnected die occupy a very large area, or footprint, on the electronic systems circuit board onto which the wafer scale integration device is attached for connection into the electronic system.


A second method for creating higher density packages attempts to reduce the area required for placing the chips on a circuit board by physically stacking the chips vertically. One chip stacking technique mounts individual die on ceramic carriers, encapsulates both the die and the carrier, stacks the carriers, and then mounts the stack on a printed circuit board. In this technique, all the die in the stack are interconnected by connecting the leads of the die to the printed circuit board via metal pins. This method results in an unusually high pin count on the circuit board which reduces the reliability of the circuitry because the high pin count increases the possibility that one of the many pins may become disconnected from the board.


Another chip stacking method uses a more complex process to stack die, as disclosed in U.S. Pat. No. 5,104,820 issued Apr. 14, 1992. This method modifies individual chips so that they may be stacked by adding a pattern of metalization, called rerouting leads, to the surface of the wafer. The rerouting leads extend from the bond pads on the chip to newly formed bond pads, and are arranged so that all the rerouting leads terminate on one side of the modified chip. Each modified chip is then cut from the wafer, and assembled into a stack. The stack is assembled in a manner such that all the leads of the modified chips are aligned along the same side of the stack. The side of the stack having the leads is then etched and polished so that a cross section of the leads on each of the modified chips is accessible. After the leads are exposed, a layer of metalization is applied to the leads along the side of the stack in order to electrically connect each of the modified chips in the stack. The stack is then mounted and connected to a substrate which in turn is connected to conventional circuitry.


This method of rerouting leads offers improvement in circuit density over prior methods but is complex and expensive. In addition, the rerouting leads extend over adjacent die, which are destroyed when the modified chip is cut out of the wafer. In this method, multiple die are sacrificed for every chip that is modified.


Another method for creating higher density circuits creates stacks from entire wafers, rather than individual chips, to form a wafer array. In some devices, the wafers in the stack are electrically interconnected using solid vertical columns of metallic conductive feed-throughs, such as copper. The use of solid feed-throughs to interconnect wafers may cause damage to the array due to differential thermal coefficients of expansion during thermal cycles. Furthermore, the process is costly and makes the wafers difficult to separate for repairs.


Other methods also exist to interconnect stacks of wafers, as disclosed in, for example, U.S. Pat. No. 4,897,708 issued Jun. 30, 1990, and U.S. Pat. No. 4,954,875 issued Sep. 4, 1990. These methods provide each wafer in the stack with coned-shaped through-holes which expose bonding pads on the wafers. The bond pads of the wafers in the stack are then electrically connected by either filling the through holes with electrically conductive liquid, or inserting an electrically conductive compliant material into the through holes, to provide a continuous vertical electrical connection between the wafers. While avoiding the disadvantages of using solid vertical columns of metal to interconnect wafers, the use of electrically conductive liquids and conductive materials requires special tooling to fill the through holes. Furthermore, for some applications, it may not be desirable to use stacks of entire wafers due to size constraints of the electrical device.


Individual semiconductor die are typically assembled in packages that allow the integrated circuit die to be attached to printed circuit boards and to allow electrical connections to be made between the integrated circuit die. There are many types of packages that are used for this purpose. The BGA package and the TSOP package are 2 types of packages in common use for assembling memory die and mounting the assembled die on a printed circuit board. There are a number of methods for stacking packaged integrated circuits, but in general, they suffer from a size disadvantage, and a performance disadvantage, due to the added electrical parasitics arising from the necessary lengths and characteristics of the inter-package interconnections. Due to the large physical size of the packages, there is a limit to the number of packages which may be stacked on top of each other, typically 2, to avoid thermo-mechanical problems. Stacks of packaged integrated circuits have been recently popular but take up too much board space, are too thick, and will not operate at the high speeds being required by advanced memory devices such as DDR2 and DDR3 DRAM.


BRIEF SUMMARY OF THE INVENTION

Accordingly, it is an object of the present invention to provide an improved method and apparatus for stacking and interconnecting integrated circuit die and multiple die segments.


An aspect of the invention provides an apparatus for vertically interconnecting semiconductor die, integrated circuit die, or multiple die segments. Metal rerouting interconnects which extend to one or more sides of the die or segment can be optionally added to the die or multi die segment to provide edge bonding pads upon the surface of the die for external electrical connection points. After the metal rerouting interconnect has been added to the die on the wafer, the wafer is optionally thinned and each die or multiple die segment is singulated from the wafer by cutting or other appropriate singulation method. After the die or multiple die segments are singulated or cut from the wafer, insulation is applied to all surfaces of the die or multiple die segments, openings are made in the insulation above the desired electrical connection pads, and the die or multiple die segments are placed on top of one another to form a stack. Vertically adjacent segments in the stack are electrically interconnected by attaching a short flexible bond wire or bond ribbon to the exposed electrical connection pad at the peripheral edges of the die which protrudes horizontally from the die and applying electrically conductive polymer, or epoxy, filaments or lines to one or more sides of the stack.


According to a further aspect of the present invention, a thermally conductive epoxy preformed sheet is provided so that the stack of segments are epoxied together. The thermally conductive epoxy preform includes a plurality of glass spheres randomly distributed within the preform.


The interconnected die stack is then mounted and electrically connected to the top surface of a substrate, consisting of conducting and insulating layers, and having electrical connection points on the top surface of the substrate aligned under the vertical filaments or lines that have been formed along the sides of the die stack, and having solder balls on the bottom of the substrate, or other connection means, for electrically connecting and mounting the bottom of the substrate to a printed circuit board.


Other objects, features and advantages of the present invention will become apparent from the following detailed description when taken in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS


FIG. 1 is a diagram illustrating a single semiconductor die with original connection pads running down the center of the die, and rerouting lines connecting the original connection pads at the center of the die with new connection pads located at the edges of the die.



FIG. 2 is a diagram illustrating a cross sectional side view of a semiconductor die showing the die coated with a conformal, insulating coating.



FIG. 3 is a diagram illustrating a cross section view of the semiconductor die showing the conformal coating and openings in the conformal coating above the original connection pads which run down the center of the semiconductor die.



FIG. 4 shows a semiconductor die with connection pads around the periphery of the die.



FIG. 5 shows a semiconductor die with peripheral pads, either original or relocated, coated with a conformal insulative coating, and with openings in the insulative coating located above the peripherally located electrical connection pads.



FIG. 6 is a cross section drawing of a completed 4-high stack on BGA.





DETAILED DESCRIPTION OF THE INVENTION

Referring to FIG. 1, semiconductor die 10, with original connection pads 60 have had an insulating layer applied to the top surface, 30 of all of the die while the die are still connected together in a wafer form. A metal layer is deposited and defined using photolithography, to reroute the electrical signals from the original connection pads 60 to new locations at the edge of the die. An additional layer of insulating material is optionally applied above the metal layer, and openings are made in the top layer of insulating material at the relocated pad locations at the edge of the semiconductor die, and optionally at the original pad locations down the center of the top surface of the die.


Referring to FIG. 2, the semiconductor die, 10, has been thinned by grinding or lapping, and has been singulated from the semiconductor wafer, and said semiconductor die has been coated with a conformal insulating coating 20.


Referring to FIG. 3, openings have been made in the coating, 20, above original connection pads, 60, of semiconductor die, 10.


Referring to FIG. 4, this shows a semiconductor die 70 with connection pads 80 located around the periphery of the die top surface.


Referring to FIG. 5, this shows openings in the conformal coating material at locations 90 on a semiconductor die whose electrical connections are located at the edges of the surface of the die.



FIG. 6 depicts the vertical stack assembly component 5, consisting of semiconductor die 10, with conformal coating 20. The semiconductor die 10 having metallic conducting elements 61, one end of which are connected to electrical connection points at the periphery of the die 10, and the other end of the metallic conducting elements are embedded in the vertical conducting polymer 50. The vertical conductive polymer 50 is adjacent to the edge of the stack of the die and electrically connects the die to the top electrical conducting surface, 94, on the substrate 7.


Also shown in FIG. 6 is the epoxy perform 30 used to laminate the die 10 to each other in a stack by bonding to the conformal coating 20 on each of the die.



FIG. 6 shows the stack of die 10 laminated to each other with epoxy perform 30, and connected electrically by horizontal conducting elements 60 to vertical conducting element and mounted on substrate 7. The substrate is shown having conducting layers 94 on its top and bottom surface, a core 70, solder mask 92 on the bottom surface, and solder balls 80 connected to the bottom of the substrate. Additionally, an underfill material 40 has been applied so that it fills the space between the bottom die in the stack and the substrate, 70, forms a filet with the edge of the stack, and fills in the gap between layers from the edge of the perform 30 to the edge of the die.


The foregoing has described a high density, low parasitic stacked die BGA or LGA component assembly. It should be apparent that numerous and various components can be utilized with the present invention, as described below.


For instance, the present invention can comprise a stack of semiconductor or integrated circuit die mounted on a substrate and laminated to each other. The die can optionally have one or more metal rerouting layers to interconnect the original die connection pads with new connection locations at the edge of the top surface of the die. The new connection locations are desirable for vertical interconnection.


The die can have a conformal, insulating coating, where the coating can be a polymer. The polymer coating can parylene, and the insulating coating can have openings above specific new connection locations at the edge of the top surface of the die as required by the specific component design.


The openings can be made, for example, by removing the polymer with laser ablation, and by removing the polymer with a plasma etcher.


The openings can be made by preventing the deposition of the polymer coating in selective areas above connection pads on the die. The die can be laminated on top of each other with an electrically insulating polymer or epoxy preform. The insulating preform can be thermally conductive.


The insulating preform optionally can include spheres to maintain a fixed spacing or separation between the semiconductor die after lamination. The spheres can be made of glass, ceramic, quartz, plastic, Teflon, polymer, or having a metal coating.


The electrically insulating polymer can be an epoxy. The die can be laminated on top of each other with a liquid polymer that is cured to form a solid bond between the layers in the stack. The insulating polymer can optionally include spheres to maintain a fixed spacing or separation between the semiconductor die after lamination, where the spheres can be made of glass, ceramic, quartz, plastic, Teflon, a polymer, and/or a metal coating.


The electrically insulating polymer can consist of epoxy, where the die can be any semiconductor die, such as memory die, where the memory die can be SDRAM, DDR-1, DDR-2, DDR-3, or any other DRAM. The memory die can be NAND Flash, NOR Flash, M-RAM, F-RAM, E2 or any other Non-Volatile Memory. The memory die can be SRAM.


The stack can be electrically connected vertically, where the vertical electrical connection comprises a conductive polymer. The conductive polymer can be a conductive epoxy, such as silver filled (having particles of silver mixed with the polymer), gold filled (having particles of gold mixed with the polymer), the conductive epoxy being filled with metallic particles (having particles of metal mixed with the polymer).


The electrical connection can include one or more metallic conducting elements bonded to the relocated pad locations on the surface of each die and extending, both physically and electrically from the relocated pad into the vertical conductor so that one end of the conductor is embedded within the conductive polymer. The metallic conducting elements can be a bond wire, bond ribbon. The metallic conducting element can be gold, aluminum, copper, or palladium, on any combination of conducting materials such as gold, aluminum, copper, or palladium. The metallic conducting elements can exist as a metal lead frame with tie bars which is bonded to the die, and after which the tie bars of metal are removed to leave individual metal conducting elements or leads bonded to the connection pads on the die. The frame can be formed by excising holes in a thin plate of metal. The frame can be cut to remove a center ring or picture frame, leaving behind metal leads ready to attach to the bonding pads on the die, or the frame can be cut to remove an outer ring or picture frame after the leads have been bonded to the connection pads on the die.


All of the connection pads can be “gang-bonded” simultaneously to the connection pads on the die. The electrical connections can be used selectively to program, or route unique signals to unique layers of semiconductor die within the stack of semiconductor die as required by the specific component design. The electrical connections can be connected to the corresponding connection on one or more other die in the stack to connect signals of each of the semiconductor die in the stack in common, as required by the specific component design. The electrical connections can be fanned out so the similar electrical connections from different die in the stack are available at separate, unique connection points on the module (in other words “not in common”).


The mounting of the stack of the semiconductor die to the substrate includes the electrical and physical connection of the vertical interconnects to the aforementioned electrical connection lands on the top surface of said substrate. The electrical connection can be done with the use of a conductive polymer “dot”, or “puddle” between the vertical interconnect of the stack of die and the substrate. The mounting of the stack of the semiconductor die to the substrate can include an under-fill adhesive material between the bottom of the lowest die in the stack and the top surface of the substrate. The underfill adhesive material can be an electrical insulating material, a thermally conductive material, where the underfill material can cushion and absorb some of the physical stress that will occur as a result of temperature changes during use of the component. The underfill material can extend past the edge of the bottom die and form a fillet between the bottom die and the substrate. The underfill material can extend above the bottom die to forming a fillet between the side of the stack of die at any point above the substrate and the surface of the substrate. The underfill material can extend above the bottom die to the second, third, fourth, or nth die in the stack of die, or to the top of the stack.


The mounting of the stack to substrate can be with a polymer or epoxy perform between the bottom die in the stack and the substrate. The die in the stack can be “face-up”, “face-down”, or “face to face”. The substrate can have multiple conducting layers for signals, ground, and power supply connections, including one or more conducting layers.


The substrate can include a means for making electrical connection between the bottom of the substrate and a printed circuit board upon which the substrate with stacked die components is attached. The substrate can have solder balls or bumps on the bottom for connection to a printed circuit board. The substrate can have LGA contacts for connection to a printed circuit board, where the contacts have a gold surface, a solder coated surface, a copper surface, an aluminum surface, a conductive surface (a metal surface).


The substrate can have flexible interconnect contacts for connection to a printed circuit board, including flat metallic connection pads (lands) for connection to a printed circuit board or for attachment of solder balls or bumps. The substrate can have electrical connection pads on the top surface for connection to a stack of semiconductor die.


The substrate can have electrical interconnection between the pads on the top surface and the solder ball pad, solder bump pads, or flat connection pads (lands) on the bottom of the substrate. The substrate can be multi-layer, with one or more extra metal layers between the top and bottom conducting layer, and insulated from the top and bottom conducting layer, and insulated from each other for ground planes, power planes, and other signal connections between circuitry on the top layer and circuitry on the bottom layer of the substrate.


A multi layer substrate includes one or more extra metal layers between the top and bottom conducting layers for heat sinking. The substrate, being multi layer, can have one or more extra metal layers above or below the top and/or bottom conducting layers for heat sinking. The substrate can comprise an organic material, such as BT, FR4, polyimide, or kapton.


The substrate can be a flexible substrate, such as a flexible tape, or a flexible film. The substrate can be made from ceramic material, silicon, a chipscale substrate, where the chipscale substrate is less than or equal to 1.2 times the die dimensions.


The assembly can optionally be without any additional coating, molding, or covering over the die, vertical connections, and/or substrate. The top die of the assembly can be covered with a material to block or attenuate light from impinging on and affecting the semiconductor die in the assembly. The assembly can be coated with a conformal polymer, such as parylene, where the conformal coating can be the final coating of the device. The conformal coating can be applied prior to further encapsulation or transfer molding, such as in the cases where the device will be molded or encapsulated.


The assembly can be over-molded with a polymer, plastic, or epoxy to completely coat and cover the stack of semiconductor die and the top of the substrate, leaving the connections at the bottom of the substrate uncovered and exposed for electrical connection. The assembly can be molded in a polymer, plastic, or epoxy to completely cover and seal the stack of semiconductor die and the top surface of the component. The molding can be a “transfer mold” process. The assembly can be covered by a heatsink 96, or in a hermetic package.


The stacked die BGA component is suitable for high speed circuitry due to the component having low inductance, low capacitance, low DC resistance, and/or matched AC Impedance. The component optionally can have ground and power planes included in the substrate and or the die.


Further variations and combinations of the examples shown herein can be made in accordance with the scope and spirit of the invention disclosed herein. The present application is intended to encompass all such variations and combinations of examples permitted by the disclosure herein.

Claims
  • 1. A semiconductor die assembly, comprising: a die stack comprising a first die mounted on a substrate and at least one additional die stacked over said first die mounted on said substrate, said first die and each said additional die having a plurality of peripheral electrical connection sites arrayed in a row near and generally parallel to a peripheral edge of said die, at least one die selected from said first die and said at least one additional die being a memory die, and dielectric spacers maintaining a fixed spacing between the at least one additional die and the first die, and a conducting element electrically connected to at least one of said peripheral electrical connection sites on at least one of said die and extending from said at least one peripheral electrical connection site toward said peripheral die edge on said at least one of said die; andthe substrate having an electrical connection land at a die mount side thereof, whereinsaid at least one of said peripheral electrical connection sites is electrically connected to said electrical connection land on said substrate by an electrically conductive polymer element applied to a side of said die stack adjacent said peripheral die edge, said electrically conductive polymer element contacting said conducting element and being electrically connected to said land.
  • 2. The assembly of claim 1, wherein adjacent die of the first die and the at least one additional die are attached to one another with an electrically insulating material.
  • 3. The assembly of claim 2, wherein the spacers are disposed in the electrically insulating material between the adjacent die.
  • 4. The assembly of claim 2, wherein the spacers include spheres.
  • 5. The assembly of claim 4, wherein the spheres include spheres made of glass, ceramic or quartz.
  • 6. A semiconductor die assembly, comprising: a die stack comprising a first die mounted on a substrate and at least one additional die stacked over said first die mounted on said substrate, said first die and each said additional die having a plurality of peripheral electrical connection sites arrayed in a row near and generally parallel to a peripheral edge of said die, and a conducting element electrically connected to at least one of said peripheral electrical connection sites on at least one of said die and extending from said at least one peripheral electrical connection site toward said peripheral die edge on said at least one of said die; the substrate having an electrical connection land at a die mount side thereof, whereinsaid at least one of said peripheral electrical connection sites is electrically connected to said electrical connection land on said substrate by an electrically conductive polymer element applied to a side of said die stack adjacent said peripheral die edge, said electrically conductive polymer element contacting said conducting element and being electrically connected to said land; anda heatsink covering the die stack.
  • 7. The assembly of claim 6 wherein said conducting element extends into the electrically conductive polymer element.
  • 8. The assembly of claim 6, said additional die and said first die mounted on said substrate comprising a plurality of die; wherein said at least one interconnection site on at least a first one of said plurality of die is electrically connected to said at least one interconnection site on at least a second one of said plurality of die by an electrically conductive polymer element applied to a side of said die stack adjacent said peripheral edge,said electrically conductive polymer element contacting a said conducting element electrically connected to said at least one interconnection site on each of said plurality of die.
  • 9. The assembly of claim 6 wherein said peripheral interconnection site on any one of more of said die comprises an original peripheral die pad.
  • 10. The assembly of claim 6 wherein any one of more of said die is rerouted to connect original die pads to peripheral interconnection sites.
  • 11. The assembly of claim 6, further comprising an electrical insulator between any one of more of said die and the electrically conductive polymer element.
  • 12. The assembly of claim 6 wherein the electrical insulator comprises a conformal coating.
  • 13. The assembly of claim 12 wherein the conformal coating has openings above selected ones of the interconnection sites.
  • 14. The assembly of claim 6 wherein the electrically conductive polymer element is oriented generally perpendicular to the die mount side of the substrate.
  • 15. The assembly of claim 6 wherein said conducting element comprises a lead frame lead.
  • 16. The assembly of claim 6, further comprising an underfill between said first die and said substrate.
  • 17. The assembly of claim 6, wherein said substrate comprises a multi-layer substrate.
  • 18. The assembly of claim 17 wherein said multi-layer substrate comprises a heat sinking layer.
  • 19. The assembly of claim 18 wherein said heat sinking layer is a metal layer.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a Continuation of U.S. application Ser. No. 11/744,142, filed May 3, 2007, which is a Continuation of U.S. application Ser. No. 11/090,969, filed Mar. 25, 2005, which is now U.S. Pat. No. 7,215,018. Said application Ser. No. 11/090,969 claims the benefit of the filing date of U.S. Provisional Application 60/561,849, filed Apr. 13, 2004, the disclosures of each such Application and Provisional Application being incorporated herein by reference.

US Referenced Citations (197)
Number Name Date Kind
3648131 Stuby Mar 1972 A
3679941 LaCombe et al. Jul 1972 A
3702025 Archer Nov 1972 A
4074342 Honn et al. Feb 1978 A
4323914 Berndlmaier et al. Apr 1982 A
4500905 Shibata Feb 1985 A
4525921 Carson et al. Jul 1985 A
4545840 Newman et al. Oct 1985 A
4646128 Carson et al. Feb 1987 A
4659931 Schmitz et al. Apr 1987 A
4672737 Carson et al. Jun 1987 A
4703170 Schmitz Oct 1987 A
4706166 Go Nov 1987 A
4761681 Reid Aug 1988 A
4764846 Go Aug 1988 A
4801992 Golubic Jan 1989 A
4807021 Okumura Feb 1989 A
4818823 Bradley Apr 1989 A
4827327 Miyauchi et al. May 1989 A
4862249 Carlson Aug 1989 A
4894706 Sato et al. Jan 1990 A
4897708 Clements Jan 1990 A
4901136 Neugebauer et al. Feb 1990 A
4939568 Kato et al. Jul 1990 A
4941033 Kishida Jul 1990 A
4953005 Carlson et al. Aug 1990 A
4954875 Clements Sep 1990 A
4956694 Eide Sep 1990 A
4956695 Robinson et al. Sep 1990 A
4959749 Dzarnoski, Jr. et al. Sep 1990 A
4983533 Go Jan 1991 A
4996583 Hatada Feb 1991 A
5006923 Warren Apr 1991 A
5013687 Solomon May 1991 A
5019943 Fassbender et al. May 1991 A
5025306 Johnson et al. Jun 1991 A
5028986 Sugano et al. Jul 1991 A
5032896 Little et al. Jul 1991 A
5075253 Sliwa, Jr. Dec 1991 A
5093708 Solomon Mar 1992 A
5104820 Go et al. Apr 1992 A
5111278 Eichelberger May 1992 A
5117282 Salatino May 1992 A
5128831 Fox, III et al. Jul 1992 A
5135556 Hornback et al. Aug 1992 A
5138437 Kumamoto et al. Aug 1992 A
5146308 Chance et al. Sep 1992 A
5172303 Bernardoni et al. Dec 1992 A
5191405 Tomita et al. Mar 1993 A
5198888 Sugano et al. Mar 1993 A
5202754 Bertin et al. Apr 1993 A
5221642 Burns Jun 1993 A
5222014 Lin Jun 1993 A
5229647 Gnadinger Jul 1993 A
5231304 Solomon Jul 1993 A
5247423 Lin et al. Sep 1993 A
5258330 Khandros et al. Nov 1993 A
5270261 Bertin et al. Dec 1993 A
5270571 Parks et al. Dec 1993 A
5279029 Burns Jan 1994 A
5309326 Minoru May 1994 A
5311401 Gates, Jr. et al. May 1994 A
5313096 Eide May 1994 A
5330359 Walker Jul 1994 A
5420751 Burns May 1995 A
5422435 Takiar et al. Jun 1995 A
5434745 Shokrgozar et al. Jul 1995 A
5445994 Gilton Aug 1995 A
5446620 Burns et al. Aug 1995 A
5466634 Beilstein, Jr. et al. Nov 1995 A
5479318 Burns Dec 1995 A
5493476 Burns Feb 1996 A
5495398 Takiar et al. Feb 1996 A
5499160 Burns Mar 1996 A
5502289 Takiar et al. Mar 1996 A
5502333 Bertin et al. Mar 1996 A
5538758 Beach et al. Jul 1996 A
5550711 Burns et al. Aug 1996 A
5552963 Burns Sep 1996 A
5566051 Burns Oct 1996 A
5571754 Bertin et al. Nov 1996 A
5600541 Bone et al. Feb 1997 A
5616953 King et al. Apr 1997 A
5625230 Park et al. Apr 1997 A
5657206 Pedersen et al. Aug 1997 A
5675180 Pedersen et al. Oct 1997 A
5688721 Johnson Nov 1997 A
5696031 Wark Dec 1997 A
5698895 Pedersen et al. Dec 1997 A
5724230 Poetzinger Mar 1998 A
5870351 Ladabaum et al. Feb 1999 A
5879965 Jiang et al. Mar 1999 A
5891761 Vindasius et al. Apr 1999 A
5936302 Pedersen et al. Aug 1999 A
5946545 Bertin et al. Aug 1999 A
5994170 Pedersen et al. Nov 1999 A
6080596 Vindasius et al. Jun 2000 A
6098278 Vindasius et al. Aug 2000 A
6107164 Ohuchi Aug 2000 A
6124633 Vindasius et al. Sep 2000 A
6134118 Pedersen et al. Oct 2000 A
6228686 Smith et al. May 2001 B1
6255726 Vindasius et al. Jul 2001 B1
6271598 Vindasius et al. Aug 2001 B1
6297657 Thiessen et al. Oct 2001 B1
6303977 Schroen et al. Oct 2001 B1
6338980 Satoh Jan 2002 B1
6351030 Havens et al. Feb 2002 B2
6607938 Kwon et al. Aug 2003 B2
6607941 Prabhu et al. Aug 2003 B2
6621155 Perino et al. Sep 2003 B1
6656827 Tsao et al. Dec 2003 B1
6664616 Tsubosaki et al. Dec 2003 B2
6667543 Chow et al. Dec 2003 B1
6674159 Peterson et al. Jan 2004 B1
6730997 Beyne et al. May 2004 B2
6844623 Peterson et al. Jan 2005 B1
6908784 Farnworth et al. Jun 2005 B1
6940022 Vinciarelli et al. Sep 2005 B1
6956283 Peterson Oct 2005 B1
6964915 Farnworth et al. Nov 2005 B2
6972480 Zilber et al. Dec 2005 B2
6973718 Sheppard, Jr. et al. Dec 2005 B2
6984885 Harada et al. Jan 2006 B1
7005324 Imai Feb 2006 B2
7029949 Farnworth et al. Apr 2006 B2
7091592 Chen et al. Aug 2006 B2
7115986 Moon et al. Oct 2006 B2
7180168 Imai Feb 2007 B2
7208335 Boon et al. Apr 2007 B2
7208345 Meyer et al. Apr 2007 B2
7215018 Vindasius et al. May 2007 B2
7221051 Ono et al. May 2007 B2
7245021 Vindasius et al. Jul 2007 B2
7259455 Seto Aug 2007 B2
7285865 Kwon et al. Oct 2007 B2
7355274 Lim Apr 2008 B2
7535109 Robinson et al. May 2009 B2
7638869 Irsigler et al. Dec 2009 B2
7662670 Noma et al. Feb 2010 B2
7768795 Sakurai et al. Aug 2010 B2
7829438 Haba et al. Nov 2010 B2
7901989 Haba et al. Mar 2011 B2
8022527 Haba et al. Sep 2011 B2
8076788 Haba et al. Dec 2011 B2
8357999 Robinson et al. Jan 2013 B2
20010031548 Elenius et al. Oct 2001 A1
20020127775 Haba et al. Sep 2002 A1
20020168798 Glenn et al. Nov 2002 A1
20020180010 Tsubosaki et al. Dec 2002 A1
20020180025 Miyata et al. Dec 2002 A1
20020185725 Moden et al. Dec 2002 A1
20020187260 Sheppard et al. Dec 2002 A1
20030060034 Beyne et al. Mar 2003 A1
20030096454 Poo et al. May 2003 A1
20030099085 Duva May 2003 A1
20030122243 Lee et al. Jul 2003 A1
20030209772 Prabhu Nov 2003 A1
20040065963 Karnezos Apr 2004 A1
20040142509 Imai Jul 2004 A1
20040150095 Fraley et al. Aug 2004 A1
20040195667 Karnezos Oct 2004 A1
20040238933 Chen et al. Dec 2004 A1
20050067680 Boon et al. Mar 2005 A1
20050082651 Farnworth et al. Apr 2005 A1
20050104179 Zilber et al. May 2005 A1
20050148160 Farnworth et al. Jul 2005 A1
20050230802 Vindasius et al. Oct 2005 A1
20050248021 Morkner Nov 2005 A1
20050287705 Yang Dec 2005 A1
20060055050 Numata et al. Mar 2006 A1
20060094165 Hedler et al. May 2006 A1
20060121645 Ball Jun 2006 A1
20060138626 Liew et al. Jun 2006 A1
20060220262 Meyer et al. Oct 2006 A1
20070132082 Tang et al. Jun 2007 A1
20070158807 Lu et al. Jul 2007 A1
20070181989 Corisis et al. Aug 2007 A1
20070252262 Robinson et al. Nov 2007 A1
20070284716 Vindasius et al. Dec 2007 A1
20080083976 Haba et al. Apr 2008 A1
20080083977 Haba et al. Apr 2008 A1
20080166836 Jobetto Jul 2008 A1
20080308921 Kim Dec 2008 A1
20090102038 McElrea et al. Apr 2009 A1
20090160065 Haba et al. Jun 2009 A1
20090230528 McElrea et al. Sep 2009 A1
20090316378 Haba et al. Dec 2009 A1
20100207277 Bauer et al. Aug 2010 A1
20110006432 Haba et al. Jan 2011 A1
20110031629 Haba et al. Feb 2011 A1
20110033979 Haba et al. Feb 2011 A1
20110049696 Haba et al. Mar 2011 A1
20110187007 Haba et al. Aug 2011 A1
20110248410 Avsian et al. Oct 2011 A1
20120080807 Haba et al. Apr 2012 A1
20120133057 Haba et al. May 2012 A1
Foreign Referenced Citations (22)
Number Date Country
102004039906 Aug 2005 DE
0314437 May 1989 EP
1041624 Oct 2000 EP
1763894 Mar 2007 EP
2704690 Nov 1994 FR
63-056925 Mar 1988 JP
64-035528 Feb 1989 JP
02-133936 May 1990 JP
07-509104 Oct 1995 JP
2001210782 Aug 2001 JP
2003163324 Jun 2003 JP
2004153130 May 2004 JP
2004158536 Jun 2004 JP
9323982 Nov 1993 WO
9425987 Nov 1994 WO
9907015 Feb 1999 WO
9909599 Feb 1999 WO
0164344 Sep 2001 WO
2005081315 Sep 2005 WO
2005101492 Oct 2005 WO
2009052150 Apr 2009 WO
2009114670 Sep 2009 WO
Non-Patent Literature Citations (18)
Entry
Advisory Action mailed Oct. 20, 2008, U.S. Appl. No. 11/744,153.
Amendment filed in response to Final Office Action mailed Jan. 8, 2007, U.S. Appl. No. 11/097,829.
Apr. 1, 2008 Adt filed in response to Office Action mailed Dec. 31, 2007, U.S. Appl. No. 11/744,153.
Aug. 27, 2006 Amendment filed in response to Office Action mailed Feb. 7, 2006, U.S. Appl. No. 11/097,829.
Aug. 5, 2009 Amendment filed in repsonse to Office Action mailed Jul. 15, 2009, U.S. Appl. No. 11/016,558.
European Search Report relating to EP Application No. 05735136.3 dated Jun. 5, 2008.
Final Office Action mailed Jul. 1, 2008, U.S. Appl. No. 11/744,153.
Final Office Action, mailed Jan. 8, 2007, U.S. Appl. No. 11/087,829.
International Search Report and Written Opinion, PCT/US08/09207, dated Jan. 16, 2009.
International Search Report and Written Opnion, PCT/US2007/021552 dated May 29, 2008.
International Search Report, PCT/US2009/003643, dated Aug. 28, 2009.
Jan. 21, 2011 Amendment filed in response to Office Action mailed Jul. 21, 2010 U.S. Appl. No. 11/849,162.
Nov. 26, 2008 Adt and RCE filed in response to Final Office Action mailed Jul. 1, 2008, U.S. Appl. No. 11/744,153.
Oct. 1, 2008 Adt filed in response to Final Office Action mailed Jul. 1, 2008.
Office Action mailed Dec. 31, 2007, U.S. Appl. No. 11/744,153.
Office Action mailed Feb. 7, 2006, U.S. Appl. No. 11/097,829.
Office Action mailed Jul. 15, 2009, U.S. Appl. No. 11/016,558.
Office Action mailed Jul. 21, 2010, U.S. Appl. No. 11/849,162.
Related Publications (1)
Number Date Country
20130207249 A1 Aug 2013 US
Provisional Applications (1)
Number Date Country
60561849 Apr 2004 US
Continuations (2)
Number Date Country
Parent 11744142 May 2007 US
Child 13728246 US
Parent 11090969 Mar 2005 US
Child 11744142 US