This invention relates to carriers and more particularly, but not exclusively, provides a carrier having at most one interface between a column and circuit.
Electronic packaging is the process in which a semiconductor die is functionally disposed onto a composite structure, which together with the die is loosely referred to as an electronic package. Generally, the functions of the electronic package are to provide protection to the die and to enable its electrical interconnection with the printed circuit board. Typically, the package comprises a carrier (also known as a substrate) having electrical circuitry, and the die is functionally connected to bondpads on the carrier through processes such as wire-bonding. Afterwards, part of the die and/or substrate is covered (sometimes with a polymer) for protection purposes.
For a package to be effective, it must among other factors exhibit the appropriate performance, reliability and cost factors. In general, the carrier has a significant effect on the performance of the package by altering its form factor (number of IO per area), signal impedance (particularly for high frequency applications), and/or ability to dissipate heat.
To achieve favorable form factors (i.e. large IO for a given footprints), a route-able substrate is generally used particularly for IO counts exceeding 100, and for this class of application, there are generally two types of area-array carriers available.
Accordingly, a new carrier is needed with improved performance, reliability and cost factors.
Embodiments of the invention provide an area-array carrier, herein referred to as the Conductor Polymer Composite Carrier (CPCC), which may offer improved performance, reliability and cost factors.
Existing substrates utilizes multiple process steps (such as via hole drilling, multiple plating and printing) to accomplish three-dimensional routing of the electrical signal within the carrier (
Embodiments of the invention provide a Conductor Polymer Composite Carrier (CPCC) whereby the circuit plane is separated from the conductive column of the same material by zero interface (i.e. contiguous material) and/or by at most one interface. As at least some of the material of the circuit plane is substantially identical with that of the conductive column, this structure is herein referred to as an Isoproperty 3D Trace. Generally, the zero-interface column is important for power connections while the single-interface column is important for signal propagation with tight line-pitch requirements. The columns may be square and/or circular (or other shapes), and the trace can form different patterns on the substrate depending on the application. For example, patterns for fully-populated I/O, three-dimensional stacking, isolated power-ring, and/or embedded passives can be easily formed through embodiments of the present invention. The resulting CPCC substrate can become part of an electronic package by functionally disposing the die onto the surface of the substrate, functionally connecting the die to the circuitry through wire-bonding or flip-chip bonding, and then finally by covering part or all of the die's surface through glob-top, molding or any other similar processes known in the arts.
Embodiments of the present invention also provide methods to cost effectively obtain the CPCC substrate. One embodiment comprises:
Another embodiment comprises:
These three basic steps of pattern-passivation, Removal and Filling can be achieved through a multitude of processes that are known in the arts. For example, to accomplish the pattern-passivation in step 1, a photo-mask, an electroplated metal barrier such as nickel and/or gold, or any other processes that are known in the arts may be used. Once the pattern-passivation is accomplished, the Removal may be accomplished through etching process that are known in the arts including but not limited to wet-etching and dry-etching. Likewise, the Filling step can be accomplished through molding (including injection molding as well as the various variations thereof) with polymer material, and/or a glob-top process and/or a printing process and/or any other processes that are known in the arts.
Non-limiting and non-exhaustive embodiments of the present invention are described with reference to the following figures, wherein like reference numerals refer to like parts throughout the various views unless otherwise specified.
a-Schematic showing the result of the pattern-passivation step;
b-Schematic showing the result after the Removal step;
c-Schematic showing the result after the Filling step;
d-Schematic showing the result after the final Removal step;
The following description is provided to enable any person of ordinary skill in the art to make and use the invention and is provided in the context of a particular application. Various modifications to the embodiments are possible, and the generic principles defined herein may be applied to these and other embodiments and applications without departing from the spirit and scope of the invention. Thus, the invention is not intended to be limited to the embodiments and applications shown, but is to be accorded the widest scope consistent with the principles, features and teachings disclosed herein.
The above process enables the creation of substrates with different circuit patterns. For example,
a shows the utilization of the CPCC substrate in a flip-chip electronic package containing the exposed-back die 601, the flip-chip balls 602, the LGA 603 and the die-protective polymer 604.
The foregoing description of the illustrated embodiments of the present invention is by way of example only, and other variations and modifications of the above-described embodiments and methods are possible in light of the foregoing teaching. The embodiments described herein are not intended to be exhaustive or limiting. The present invention is limited only by the following claims.
This application claims priority to and incorporates by reference U.S. Patent Application No. 60/866,211, filed Nov. 16, 2006, by inventor Chun-Ho Fan, entitled “Conductor Polymer Composite Carrier.”
| Number | Date | Country | |
|---|---|---|---|
| 60866211 | Nov 2006 | US |