The present application claims the benefit under 35 U.S.C. §119 of German Patent Application No. 102009029040.0 filed on Aug. 31, 2009, which is expressly incorporated herein by reference in its entirety.
A semiconductor chip situated on a module carrier is described in German Patent Application No. DE 197 03 639 A1. Connecting surfaces of the chip are connected to connecting surfaces of the module carrier via bonding wires which are manufactured using a ball/wedge bonding method, first ends of the bonding wires being first formed in a spherical shape (ball) using a bonding tool and subsequently welded to the connecting surfaces of the semiconductor chip, and second ends of the bonding wire being wedged and permanently welded to the connecting surfaces of the module carrier. The first ends (also referred to as starting points of the bonding method) are known as “balls” due to their at least sometimes spherical shape, while the second ends (also referred to as end points of the bonding method) are known as “wedges,” due to their crimped, wedge-shaped design. Bonds of this type are also used to contact capacitive sensors (in surface micromechanics or bulk micromechanics) or to connect to an evaluation chip in an electrically conductive manner, a plurality of bonding wires being used which, generally, are situated parallel to each other in an advantageous manner from the manufacturing point of view. It is then assumed that no further geometric changes are made to the bonding wires after bonding, and changes in the dielectric due to high symmetries are, in principle, not an issue. If these assumptions are not met in reality, an offset drift and/or temperature dependency of the offset occurs, for example due to deformation of individual bonding wires during manufacture and/or assembly of the system or due to thermal cyclic creep effects.
An example device according to the present invention and an example method according to the present invention for manufacturing a device, may have the advantage that the parasitic capacitances between adjacent bonding wires, i.e., in particular between the bonding wire and the further bonding wire, are substantially reduced without requiring additional installation space. This is achieved by increasing the average wire distance between the bonding wire and the further bonding wire in both devices according to the example embodiment of the present invention. The principle is based on the fact that the capacitance between two parallel conductors is reversed in the known manner in proportion to the hyperbolic area cosine of the wire distance between these two conductors, so that increasing the average wire distance causes the capacitance between the conductors to be reduced (known as the capacitance of the Lecher wires). In the example device according to the present invention, the wire distance is achieved either by the different sizes of the maximum distance and of the further maximum distance or by the different position of the maximum distance. The principle of the asymmetrical structure of two adjacent bonding wires is therefore identical in both devices according to the example embodiment of the present invention. In both cases, the increased distance is not produced by increasing the horizontal distance, but by increasing the vertical distance. In other words, the bonding wire and the further bonding wire have different heights (loop heights in the vertical direction or a different height shape (loop height shape) in the vertical direction, vertical direction meaning a direction perpendicular to the main extension plane of the connecting surfaces. Increased space requirements or repositioning of the connecting surfaces or a modified pitch (distance between component connections) of the connecting surfaces is therefore advantageously not required in either case, so that standard elements having a standard pitch, in particular, may be used as the first and/or second semiconductor chip. A difference in size between the maximum distance and the further maximum distance is achieved by the fact that the bonding wire, for example, is longer than the further bonding wire, so that the maximum height and the average curvature are inevitably greater in the bonding wire than in the further bonding wire. Alternatively, the different positions of the maximum distance in the bonding wire and the further bonding wire are achieved, for example, by orienting the bonding directions during manufacture of the bonding wire and the further bonding wire in directions that are diametrically opposed to each other. The assembly stability and, in particular, the vibration stability are advantageously increased, since the danger of a short-circuit of adjacent bonding wires or exceeding of the minimum distance, for example due to vibrations or impact, during manufacturing or during assembly, is reduced by the increased distance.
According to a preferred specific embodiment, it is provided that the further maximum distance is no more than 75 percent, preferably no more than 30 percent, and particularly preferably no more than 10 percent of the maximum distance, so that an adequate capacitive decoupling between the bonding wire and the further bonding wire is advantageously ensured, thereby reducing offset drifts due to parasitic capacitances over time or as a function of temperature between the bonding wires, thus improving the signal-to-noise ratio during signal transmission over the bonding wires.
According to a preferred specific embodiment, it is provided that the distance between the position of the maximum distance on the connecting line and the position of the further maximum distance on the further connecting line along the connecting line is at least 10 percent, preferably at least 20 percent, and particularly preferably at least 50 percent of the total length of the maximum distance on the connecting line and/or the distance between the position of the maximum distance on the connecting line, and the position of the further maximum distance on the further connecting line along the further connecting line is at least 10 percent, preferably at least 20 percent, and particularly preferably at least 50 percent of the total length of the further connecting line. The average distance between the bonding wire and the further bonding wire is thus advantageously increased without changing or increasing the total height of the bonding wire and the further bonding wire, so that the signal-to-noise ratio is improved in the manner described above.
According to a preferred specific embodiment, it is provided that the further first contact point has a contact between the further bonding wire and the first semiconductor chip and the further second contact point has a contact between the further bonding wire and the second semiconductor chip, making it possible to establish a two-wire electrical connection between the first semiconductor chip and the second semiconductor chip. However, it is also advantageously possible that the further first contact point has a contact between the further bonding wire and a third semiconductor chip, and/or the further second contact point has a contact between the further bonding wire and a fourth semiconductor chip, so that the parasitic capacitances between bonding wires which connect different semiconductor chips to each other may also be reduced.
According to a preferred specific embodiment, it is provided that the bonding wire includes a “ball/wedge bond” and the further bonding wire includes a further “ball/wedge bond,” the first contact point forming the “ball” of the “ball/wedge bond” and the second contact point forming the “wedge” of the “ball/wedge bond,” and the further first contact point forming the “wedge” of the further “ball/wedge bond” and the further second contact point forming the “ball” of the further “ball/wedge bond.” Thus, this advantageously makes a comparatively simple implementation of the system according to the present invention possible, since the position of the maximum height of the bonding wire (i.e., the maximum distance between the bonding wire and the connecting line perpendicular to the connecting position) is usually closer to the “ball” (i.e., to the starting point of the bonding process) than to the “wedge” (i.e., the end point of the bonding process). Consequently, an offset between the positions of the maximum heights of the bonding wires, i.e., in particular between the position of the maximum distance and the position of the further maximum distance along the connecting line or along the further connecting line is achieved between two adjacent bonding wires, i.e., in particular between the bonding wire and the further bonding wire, which have been bonded in diametrically opposed directions.
According to a preferred specific embodiment, it is provided that the bonding wire is situated between two further bonding wires, and/or that the further bonding wire is situated between two bonding wires. A plurality of bonding wires may thus be advantageously implemented, the average distance between two adjacent bonding wires being much greater in each case, compared to the conventional case. In particular, an installation space-saving connection of an evaluation chip having a capacitive sensor element is possible, for example using two, three, or four bonding wires which are situated side by side and which each have an improved signal-to-noise ratio.
According to a preferred specific embodiment, it is provided that one of the first or second semiconductor chips includes a micromechanical sensor and in particular a capacitive sensor, the other of the first or second semiconductor chips including an evaluation chip for the sensor, the sensor preferably being an acceleration sensor, a yaw rate sensor, and/or a pressure sensor.
A further subject matter of the present invention is a method for manufacturing a device. In an example embodiment, a bonding wire is manufactured in a first manufacturing step and a further bonding wire being manufactured in a second manufacturing step. The bonding wire and the further bonding wire are advantageously manufactured sequentially in such a way that the average distance between the bonding wire and the further bonding wire is substantially increased over that of the conventional case, as described above. This is achieved, for example, by manufacturing the bonding wire in the first manufacturing step, using a different loop height than the further bonding wire in the second manufacturing step.
According to a preferred specific embodiment, it is provided that, during the first manufacturing step, the first contact point to the first semiconductor chip is first produced and the second contact point to the second semiconductor chip is subsequently produced, while in the second manufacturing step, the further second contact point to the second semiconductor chip is first produced and the further first contact point to the first semiconductor chip is subsequently produced. The position of the maximum loop height (position of the maximum distance) of the bonding wire will thus advantageously differ from the position of the maximum loop height (position of the further maximum distance), since the position of the maximum loop height depends, among other things, on the starting point of the bonding operation. A manufacturing method of this type is advantageously programmable in standard automatic bonding machines.
Exemplary embodiments of the present invention are illustrated in the figures and explained in greater detail below.
a,
1
b, and c show schematic perspective views of conventional devices.
a and 2b show schematic perspective views of devices according to a first and second specific embodiment of the present invention.
a,
3
b and 3c show schematic views of a device according to a third specific embodiment of the present invention.
a and 4b show schematic illustrations of the dependencies between an offset drift and temperature in conventional devices and in devices according to the first specific embodiment of the present invention.
In the figures, the same components are provided with the same reference numerals and are therefore, generally, also named or mentioned only once in each case.
a,
1
b, and 1c show schematic perspective views of conventional devices 1. A first semiconductor chip 2 is connected in each case to a second semiconductor chip 3 in an electrically conductive manner, using a plurality of bonding wires 50. Bonding wires 50 are situated side by side and have largely the same loop heights, so that the distance between adjacent bonding wires 50 is generally constant over the entire length of bonding wires 50.
a and 2b show schematic perspective views of devices 1 according to a first and second specific embodiment of the present invention.
The average distance between bonding wire 4 and corresponding further bonding wire 5 is thus substantially increased compared to the conventional case without having to increase the pitch of first and/or second semiconductor chip 2, 3. First semiconductor chip 2 preferably includes a capacitive sensor, for example a yaw rate sensor, an acceleration sensor and/or a pressure sensor, manufactured by surface micromechanics or bulk micromechanics, while second semiconductor chip 3 preferably includes an evaluation chip for the capacitive sensor.
a,
3
b, and 3c show schematic perspective views, a schematic side view and a schematic top view of a device 1 according to a third specific embodiment of the present invention, the third specific embodiment largely resembling the first and second specific embodiments, the third and fourth specific embodiments each including two bonding wires and two further bonding wires, all of which have the same loop heights. A further bonding wire 5 is situated between two bonding wires 4 and a bonding wire 4 is situated between two further bonding wires 5. In contrast to
a and 4b show schematic illustrations of the dependencies between an offset drift and temperature in conventional devices 1 and in devices 1 according to the first specific embodiment of the present invention, in each case the offset drift being plotted on the ordinate and the number of temperature changes being plotted on the abscissa. In each case, device 1 includes a low-g acceleration sensor as first semiconductor chip 2, which is connected via aluminum bonding wires to an evaluation chip as second semiconductor chip 3 and each of which is subjected to the specified number of temperature fluctuations between −40° and 140° C.
Number | Date | Country | Kind |
---|---|---|---|
102009029040.0 | Aug 2009 | DE | national |