Claims
- 1. A multilayer circuit structure comprising:
- a plurality of planar dielectric insulating layers having a first dielectric constant, said dielectric insulating layers being integrally fused into a unitized substrate; and
- an array of dielectric vias formed in said insulating layers for controlling the locations and intensities of electric fields within said unitized substrate, said dielectric vias having a dielectric constant different from said first dielectric constant, said vias comprised completely of a dielectric material.
- 2. The multilayer circuit structure of claim 1 wherein said array of dielectric vias includes dielectric vias having a dielectric constant that is higher than said first dielectric constant.
- 3. The multilayer circuit structure of claim 1 wherein said array includes dielectric vias arranged in a plurality of columns as viewed perpendicularly to the planar extent of said insulating layers.
- 4. The multilayer circuit structure of claim 1 wherein said array of dielectric vias includes dielectric vias having a dielectric constant that is lower than said first dielectric constant.
- 5. A multilayer circuit structure comprising:
- a plurality of planar dielectric insulating layers having a first dielectric constant, said dielectric insulating layers being integrally fused into a unitized substrate; and
- an array of dielectric line vias formed in said insulating layers for controlling the locations and intensities of electric fields within said unitized substrate, said dielectric line vias having a dielectric constant different from said first dielectric constant, said line vias comprised completely of a dielectric material.
- 6. The multilayer circuit structure of claim 5 wherein said array of dielectric line vias includes dielectric line vias having a dielectric constant that is greater than said first dielectric constant.
- 7. The multilayer circuit structure of claim 5 wherein said array of dielectric line vias includes line vias having a dielectric constant that is less than said first dielectric constant.
- 8. The multilayer circuit structure of claim 5 wherein said array includes dielectric line vias arranged in a stack as viewed perpendicularly to the planar extent of said insulating layers.
- 9. The multilayer circuit structure of claim wherein said array includes dielectric line vias interconnected in a grid as viewed perpendicularly to the planar extent of said insulating layers.
- 10. A multilayer circuit structure comprising:
- a plurality of planar dielectric insulating layers having a first dielectric constant, said dielectric insulating layers being integrally fused into a unitized substrate; and
- an array of dielectric meander line vias formed in said insulating layers for controlling the locations and intensities of electric fields within said unitized substrate, said dielectric meander line vias having a dielectric constant different from said first dielectric constant, said meander line vias comprised completely of a dielectric material.
- 11. The multilayer circuit structure of claim 10 wherein said array of dielectric meander line vias includes dielectric meander line vias having a dielectric constant that is greater than said first dielectric constant.
- 12. The multilayer circuit structure of claim 10 wherein said array of meander line dielectric line vias includes dielectric meander line vias having a dielectric constant that is less than said first dielectric constant.
- 13. The multilayer circuit structure of claim 10 wherein said array includes dielectric meander line vias arranged in a stack as viewed perpendicularly to the planar extent of said insulating layers.
- 14. The multilayer circuit structure of claim 10 wherein said array includes dielectric meander line vias interconnected in a grid as viewed perpendicularly to the planar extent of said insulating layers.
Parent Case Info
This is a continuation of application Ser. No. 07/951,473, filed Sep. 24, 1992, abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0015529 |
Jan 1991 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Printed Circuits Handbook, Coombs, ed. 1989, p. G.9. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
951473 |
Sep 1992 |
|