Electronic assemblies and methods of forming electronic assemblies

Information

  • Patent Grant
  • 8523071
  • Patent Number
    8,523,071
  • Date Filed
    Thursday, April 7, 2011
    13 years ago
  • Date Issued
    Tuesday, September 3, 2013
    10 years ago
Abstract
An electronic assembly includes an electronic device having high-resolution features and at least one conductive contact pad. The electronic assembly further includes a substrate supporting the electronic device and an electrical connection having low-resolution features. The electrical connection extends from the at least one conductive contact pad to a position upon the substrate.
Description
TECHNICAL FIELD

The present disclosure, in various embodiments, relates to electronic assemblies and methods of forming electronic assemblies.


BACKGROUND OF THE INVENTION

Historically, integrated circuits, for example silicon chips, have been connected to, or interfaced with, the outside world (outside circuitry and/or electronic components) in a variety of ways. Typically, the circuitry on an integrated circuit is connected to a number of metalized pads on the surface of the integrated circuit. Those pads are then connected to the outside circuitry or components by a variety of methods. Some methods involve connecting these pads to the pins of the package carrying the integrated circuit with fine wires. Other methods involve forming bumps on these pads with solder or a conductive polymer. Once the bumps are formed, the integrated circuit chip may be flipped over and directly bonded to a substrate, as in a Flip Chip process. All of these methods provide for the connection of integrated circuitry to the outside world. However, solutions have yet to be developed for connecting pads of a semiconductor chips to other objects.





BRIEF DESCRIPTION OF THE DRAWINGS

Preferred embodiments of the disclosure are described below with reference to the following accompanying drawings.



FIG. 1 illustrates a perspective view of a substrate and circuitry in accordance with an embodiment.



FIG. 2 illustrates a side view of a substrate and circuitry in accordance with an embodiment.



FIG. 3 illustrates a side view of an electronic assembly in accordance with an embodiment.



FIG. 4 illustrates a fragmentary top view of an electronic assembly in accordance with an embodiment.



FIG. 5 illustrates a fragmentary top view of an electronic assembly in accordance with an embodiment.



FIG. 6 illustrates an exploded perspective view of an electronic assembly in accordance with an embodiment.



FIG. 6A illustrates a top view of circuitry in accordance with an embodiment.



FIG. 7 illustrates a fragmentary top view of an electronic assembly in accordance with an embodiment.



FIG. 8 illustrates a side view of an electronic assembly in accordance with an embodiment.



FIG. 9 illustrates different top views of electronic assemblies in accordance with an embodiment.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

Various embodiments of the invention disclosed herein are directed to electronic assemblies and methods for connecting circuitry to readily available and inexpensive substrates such as paper media. Such connectivity methods were not available prior to the invention disclosed herein because of the incompatibility of feature sizes and resolutions between standard printing techniques and circuit manufacturing techniques. The inventions disclosed herein allow for the use of a low-resolution method, such as printing, to configure inherently high-resolution devices, such as semiconductor chips or integrated circuits, for subsequent electrical connection to other (outside) circuitry and components. Stated another way, the invention disclosed herein allows for interfacing printed electronics with high-resolution integrated circuitry.


Referring to FIG. 1, a method of using inexpensive and readily available substrate 001 of a specific thickness, and circuitry 002 having a similar thickness to form an assembly. Substrate 001 may comprise paper, cardboard, synthetic paper, plastic film, plastic, and/or other thin, flexible materials that can be processed by printing devices (e.g., printers). Substrate 001 may be laminar structure and may be in the form of a sheet. In one embodiment, circuitry 002 includes electronic devices having high-resolution features measured on an order of magnitude of nanometers, such as semiconductor chips and integrated circuits.


Still referring to FIG. 1, circuitry 002 includes at least one surface finished with at least one electrical connection point or conductive contact pad sufficiently large to accommodate the resolution of the printing techniques described herein. In one embodiment, circuitry 002 may have opposite surfaces (upper and lower surfaces) finished with contact pads sufficiently large to accommodate the resolution of the printing techniques described herein. The pads of circuitry 002 may have dimension much larger than those typically found in standard integrated circuitry (IC) technology. For example, the pads may have a surface area of about ten to about thirty times the surface area of a conventional IC pad. These pads may be formed in the integrated circuitry finishing process and might not have any appreciable increase in thickness relative to the thickness of the original (or bare) silicon die or chip.


Still referring to FIG. 1, an opening (or cut-out region) such as a void 026 is formed in substrate 001. In one embodiment void 026 is configured to have the same shape and the same size as circuitry 002 such that circuitry 002 fit in void 026. Alternatively, void 026 may be slightly larger than circuitry 002. Although a square void is illustrated, other voids may be formed to match a shape of circuitry 002 and may be large enough to accommodate the circuitry 002.


Still referring to FIG. 1 and referring to FIG. 2, circuitry 002 is positioned in void 026 as indicated by direction arrow 003. Circuitry 002 may be affixed (e.g., bonded or secured) to substrate 001 when positioned in void 026, for example with an adhesive. It should be understood that the adhesive bonds circuitry 002 to substrate 001 without covering the one or more electrical pads on the upper surface of circuitry 002.


Still referring to FIGS. 1 and 2, and referring to FIG. 3, another aspect of the invention includes affixing circuitry 002 to substrate 001 so that at least one surface of circuitry 002 is coplanar with (or flush with) at least one surface of substrate 001. Alternatively, both upper and lower surfaces of the circuitry 002 may be coplanar with (or flush with) respective opposite surfaces of substrate 001.


Referring to FIG. 4, circuitry 002 is shown secured in void 026 (see FIGS. 1-3) and circuitry 002 is shown with four conductive pads 003 provided on an upper surface 006 of chip 002. Conductive pads 003 may have a surface area of about ten to about thirty times the surface area of conventional IC pads.


Referring to FIG. 5, electrically conductive traces 004 are printed over portion of pads 003, over a portion of the upper surface 006 of circuitry 002, and over a portion of substrate 001. In one embodiment, traces 004 comprise electrically conductive ink. The printing of traces 004 may be performed by any suitable printing device and any compatible printing process such as inkjet, silkscreen or stamping. Traces 004 may cure (e.g., dry) to form a plurality of discrete electrical interconnections extending between pad 003 and a position on substrate 001 (not shown). As used herein, the term ink includes a variety of different substances used to form a desired pattern on a substrate, for example, liquid inks that cure by drying, pastes and powders deposited in a desired location electrostatically (e.g., toner) and then heat cured/fused onto a surface of a substrate, thereby making a continuous conductive layer. Other example include inks flash cured with high intensity bursts of light, which effectively raise the surface temperature of the ink to 1000 degrees or more instantaneously sintering metallic particles of the ink into a contiguous metallic surface. The term cure is used herein to refer to the process an ink goes through from the time first deposited on the substrate until the ink reaches a semi-permanent state. Examples of curing include drying, heating, fusing, and exposure to light. In addition or as an alternative, the invention may employ other inks and their respective curing processes not specifically described above.


Referring to FIG. 5, in one embodiment, each trace 004 has a terminal end at the position on substrate 001 that form another conductive contact pad (not shown) for subsequent electrical connection to the outside world via electrical (e.g., ohmic) connection to another electronic device or component. That is, each trace 004 may establish an electrical connection between circuitry 002 and additional circuitry (not shown) via the conductive contact pad formed on substrate 001. In one embodiment, the conductive contact pads formed on substrate 001 are formed in a standard Universal Serial Bus (USB) configuration having widths and lengths specified by the USB standard and being spaced apart from each other according to the USB standard. In the embodiment, the conductive contact pads formed on substrate 001 may be physically connected to a USB port of a computer and may therefore be electrically and ohmically connected to the USB port of the computer.


Still referring to FIG. 5, it should be understood that the transition between circuitry 002 and substrate 001 establishes an interface and that traces 004 cross the interface. Each of traces 004 may function differently dependent on the pad of circuitry 002 to which the trace is connected. For example, one trace may be configured to transmit data while another trace may be configured to receive data.


Referring to FIGS. 6 and 6A, another embodiment of an assembly is illustrated including a substrate 008 of a specific thickness and circuitry 007 having a similar thickness. In this embodiment, circuitry 007 may comprise circuitry printed on a laminar substrate, such as laminated paper. Substrate 008 may be a laminar carrier such as paper of similar overall thickness as a thickness of circuitry 007. Substrate 008 includes an opening 009 (void or cut-out region) substantially the same size as the circuitry 007. Circuitry 007 is finished on at least one surface with connection pads 010 as shown.


Still referring to FIGS. 6 and 6A, circuitry 007 may be moved along direction 011 and placed in opening 009 of substrate 008 and may be attached to substrate 008. Moreover, circuitry 007 may be positioned with its outermost surfaces in a coplanar relationship with respective outermost surfaces of the substrate 008.


Any compatible printing process may be used to apply conductive ink 012 to a top surface of circuitry 007, including conductive pads 010, and carrier 008. Each ink trace 012 may cover a portion of the circuitry 007, forming an electrical connection to a given pad 010 and crossing the interface between circuitry 007 and substrate 008 and across substrate 008 thus providing the opportunity to connect circuitry 007 with other circuitry and/or the outside world.


The exemplary electronic assemblies described herein may include various other aspects as further described in U.S. patent application Ser. No. 12/604,300, which is incorporated herein by reference.


The various inventions disclosed in this document are advantageous since circuitry produced with techniques having a very high resolution and very small feature sizes (measured in nanometers typically) may be inexpensively electrically connected with other electronic circuitry via electrically conductive traces formed using printing techniques, resolutions, and feature sizes, that are one or more orders of magnitude larger than those used in the circuitry.


It is also noteworthy that the electrically conductive ink used may be printed on a varying topography inherent in substrate 008 or substrate 001. The varying topography may be due to paper content of the substrates, a difference in height between substrate 001 and circuitry 002, a difference in height between substrate 008 and circuitry 007, a gap at the interface between substrate 001 and circuitry 002, and/or or a gap at the interface between carrier 008 and printed circuit 007.


Referring to FIG. 8, the thickness and makeup of traces 015 may be selected so that once printed on the varying topography which includes the interface between circuitry 016 and substrate 036, the electrically conductive traces 015 serves as a reliable electrical conductor despite the varying topography. The traces 015 may be deposited on the varying topography using conventional print methods such that when initially deposited, the traces 015 comprise uncuredelectrically conductive ink able to conform to the varying topography. Furthermore, a surface tension of the uncuredink may prevent the ink from flowing away from the varying topography and thereby not remaining conformal with the varying topography. As the ink cures, it may remain conformal with the varying topography, thereby forming a reliable electrical connection to, for example, a pad such as pad 003 of FIGS. 1-5 or pad 010 of FIGS. 6-7.


Normal printing tolerances and resolutions used in printing text and/or graphics on paper are acceptable, since traces 015 just need to make reliable electrical contact with some portion of the oversized pad on the surface of circuitry 016 without touching another pad of circuitry 016.


Referring to FIG. 9, tolerances and resolutions of a printing process used to deposit the conductive ink forming the traces may be taken into account when designing conductive traces. For example, in one design, trace 018 may be centered within a width of pad 017. In actual implementation, however, the trace may be printed to the left of center as illustrated by actual trace 019 and actual trace 021 despite the design because the tolerances of the printing process may not be precise enough to deposit the trace in the center of the pad. Similarly, an actual trace based on designed trace 018 may be to the right of center, as illustrated by actual traces 021 and 022, and might not have the same rectangular shape as designed trace 018 due to the relatively crude tolerances of the printing process.


Still referring to FIG. 9, note that actual traces 019, 020, 021, and 022 may all provide adequate electrical connectivity to pad 017 despite their varying shapes and may all be electrically insulated from pads adjacent to pad 017 due to the fact that they do not make physical contact with the adjacent pads.


Despite the relatively crude tolerances of the printing process, the tolerances of the printing process are known and can be relied on in designing trace widths and spacing between adjacent pads. Accordingly, adjacent pads can be spaced from each other such that when a trace of a given width connecting to one pad is printed, the trace does not make electrical contact with an adjacent pad. Furthermore, traces widths can be designed such that when taking printing process tolerances into account, actual traces based on the design will have adequate width to remain electrically conductive without shorts.


A variety of electrically conductive inks may be used including DuPont's silver-based ink 4929N, DuPont's carbon-based ink 7105, Vorbeck Materials' nanoparticle-based Vor-ink, or Applied Nanotech Holdings Inc. copper-based conductive ink. Other electrically conductive inks may additionally or alternatively be used.


In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise various forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Claims
  • 1. An electronic assembly comprising: a substrate, wherein the substrate comprises laminated paper having opposite sides;an electronic circuitry module secured to the substrate and comprising at least one conductive contact pad, wherein the electronic circuitry module comprises integrated circuitry having opposite sides substantially coplanar with the opposite sides of the laminated paper; andconductive ink electrically connecting the at least one conductive contact pad with a location on the substrate wherein at the location, the conductive ink is configured for ohmic connection with additional circuitry.
  • 2. The assembly of claim 1 wherein the additional circuitry comprises a USB port in a computer, and wherein the conductive ink forms another conductive contact pad at the location on the substrate, and wherein the another conductive contact pad is electrically coupled to the USB port.
  • 3. The assembly of claim 1 wherein the at least one conductive contact pad comprises a plurality of conductive contact pads, and wherein the conductive ink comprises a plurality of discrete conductive traces, each trace contacting one conductive contact pad.
  • 4. The assembly of claim 1 wherein the substrate comprises paper having a first thickness and wherein the electronic circuitry module comprises a silicon chip having a second thickness substantially the same as the first thickness.
RELATED PATENT DATA

This application claims the benefit of U.S. Provisional Patent Application Ser. No. 61/321,774 filed Apr. 7, 2010, the entire disclosure of which is incorporated herein by reference. This application is a continuation in part of U.S. patent application Ser. No. 12/604,300 filed Oct. 22, 2009, now U.S. Pat. No. 8,047,443 which is also incorporated herein by reference.

US Referenced Citations (102)
Number Name Date Kind
D267009 Doi Nov 1982 S
4780603 Hamada Oct 1988 A
4849617 Ueda Jul 1989 A
4850105 Nakajima et al. Jul 1989 A
5004899 Ueda Apr 1991 A
D320225 Ido et al. Sep 1991 S
5710421 Kokubu Jan 1998 A
5818030 Reyes Oct 1998 A
5888624 Haghiri et al. Mar 1999 A
6097605 Klatt et al. Aug 2000 A
6109939 Kondo et al. Aug 2000 A
6333854 Sasaoka et al. Dec 2001 B1
D452865 Wallace et al. Jan 2002 S
6341728 Kondo et al. Jan 2002 B1
D458935 Hiroki Jun 2002 S
6480390 Matsumiya et al. Nov 2002 B2
6531775 Kobayashi et al. Mar 2003 B1
6547151 Baldi Apr 2003 B1
6567273 Liu et al. May 2003 B1
6580615 Nakanishi et al. Jun 2003 B1
6665201 Spencer et al. Dec 2003 B1
D487458 Gentil et al. Mar 2004 S
6699053 Kuroda Mar 2004 B2
6700788 Matsushita et al. Mar 2004 B2
6735656 Hanke et al. May 2004 B2
D490814 Kim Jun 2004 S
6744634 Yen Jun 2004 B2
6773280 Sasaki et al. Aug 2004 B2
6783060 Marappan Aug 2004 B2
6808424 Kaneshiro et al. Oct 2004 B2
6824066 Weyant Nov 2004 B2
6858925 Wada et al. Feb 2005 B2
6865086 Gochnour et al. Mar 2005 B2
6900988 Yen May 2005 B2
6908038 Le Jun 2005 B1
6970359 Gochnour et al. Nov 2005 B2
6994263 Ueda et al. Feb 2006 B2
7004794 Wang et al. Feb 2006 B2
D518483 Yu et al. Apr 2006 S
7025623 Katsumata et al. Apr 2006 B2
7040919 Yao May 2006 B2
7083107 Sakamoto et al. Aug 2006 B2
7102891 Miks et al. Sep 2006 B1
7104809 Huang Sep 2006 B1
D532788 Cuellar et al. Nov 2006 S
D542797 Cuellar et al. May 2007 S
7218528 Chen May 2007 B2
D545311 Wai Jun 2007 S
7233499 Yu et al. Jun 2007 B2
7269004 Ni et al. Sep 2007 B1
D553130 Fiorentino et al. Oct 2007 S
7334725 Dan Feb 2008 B2
7340540 Miller et al. Mar 2008 B2
7344072 Gonzalez et al. Mar 2008 B2
D565572 Yang Apr 2008 S
7355860 Miller et al. Apr 2008 B2
7357655 Van der Steen Apr 2008 B1
7364090 Cuellar et al. Apr 2008 B2
7377448 Dan et al. May 2008 B2
7392358 Chen et al. Jun 2008 B2
7434739 Matsuura et al. Oct 2008 B2
D591753 Nakano et al. May 2009 S
7537169 Gonzalez et al. May 2009 B2
D612385 Aoki Mar 2010 S
7721956 Williams et al. May 2010 B2
20020036236 Kondo et al. Mar 2002 A1
20020074415 Kondo et al. Jun 2002 A1
20020084332 Kondo et al. Jul 2002 A1
20020116668 Chhor et al. Aug 2002 A1
20030081388 Yang May 2003 A1
20030109179 Kaneshiro et al. Jun 2003 A1
20040070952 Higuchi et al. Apr 2004 A1
20040087213 Kao May 2004 A1
20040089717 Harari et al. May 2004 A1
20040089724 Lasch et al. May 2004 A1
20040188531 Gengel et al. Sep 2004 A1
20050077164 Dhers Apr 2005 A1
20060098485 Leenders et al. May 2006 A1
20060118639 Kean et al. Jun 2006 A1
20060154525 Bychkov et al. Jul 2006 A1
20060180674 Margalit et al. Aug 2006 A1
20060181716 Hoshina Aug 2006 A1
20060255158 Margalit et al. Nov 2006 A1
20060273154 Dan Dec 2006 A1
20060278723 Dan et al. Dec 2006 A1
20060288169 Steiner Dec 2006 A1
20070028046 Pham Feb 2007 A1
20070099511 Miller et al. May 2007 A1
20070153565 Nomura et al. Jul 2007 A1
20070243769 Atsmon et al. Oct 2007 A1
20070252010 Gonzalez et al. Nov 2007 A1
20080087731 Gonzalez et al. Apr 2008 A1
20080109309 Landau et al. May 2008 A1
20080224320 Palmade et al. Sep 2008 A1
20080239406 Nakano Oct 2008 A1
20080294991 Wong et al. Nov 2008 A1
20080299788 Balchaytis Dec 2008 A1
20090009829 Katsuyama Jan 2009 A1
20090014522 Harris et al. Jan 2009 A1
20090063755 Perng et al. Mar 2009 A1
20100218021 Ma et al. Aug 2010 A1
20100289844 Seibt Nov 2010 A1
Foreign Referenced Citations (12)
Number Date Country
19601358 Jul 1996 DE
1798732 Jun 2007 EP
098227309 May 2012 EP
WO 2005124932 Dec 2005 WO
WO 2008020442 Feb 2008 WO
WO 2008036537 Mar 2008 WO
PCTUS2009061725 Jun 2010 WO
PCTUS2009061725 Apr 2011 WO
PCTUS2011031432 WO Dec 2011 WO
PCTUS2011031473 Dec 2011 WO
PCTUS2011031645 Dec 2011 WO
PCTUS2011031646 Dec 2011 WO
Non-Patent Literature Citations (11)
Entry
Sony Press Release; “TOPPAN and Sony Successfully Develop 25GB Paper Disc”; Apr. 15, 2004; www.sony.net/SonyInfo/News/Press—Archive/2004/04-15E/; 2pp.
Website—www.minicdwizard; 2000; 1 p.
“Unversal Serial Bus Specification Revision 2.0”; Figure 6.9; pp. 99; Feb. 1998.
WO PCT/US2011/031432 IPRP, Oct. 9, 2012, IntelliPaper, LLC.
WO PCT/US2011/031432 SR, Dec. 15, 2011, Intellipaper, LLC.
WO PCT/US2011/031473 IPRP, Oct. 9, 2012, IntelliPaper, LLC.
WO PCT/US2011/031473 SR, Dec. 16, 2011, Intellipaper, LLC.
WO PCT/US2011/031645 IPRP, Oct. 9, 2012, IntelliPaper, LLC.
WO PCT/US2011/031645 SR, Dec. 14, 2011, Intellipaper, LLC.
WO PCT/US2011/031646 IPRP, Oct. 9, 2012, IntelliPaper, LLC.
WO PCT/US2011/031646 SR, Dec. 20, 2011, Intellipaper, LLC.
Related Publications (1)
Number Date Country
20120081868 A1 Apr 2012 US
Provisional Applications (1)
Number Date Country
61321774 Apr 2010 US
Continuation in Parts (1)
Number Date Country
Parent 12604300 Oct 2009 US
Child 13082367 US