In semiconductor fabrication, layers of dielectric (insulating) and metal (conducting) materials are created using deposition processes. For example, chemical vapor deposition (CVD) and atomic layer deposition (ALD) are used to deposit a metal, e.g., tungsten, to form conductive features such as contacts, vias, and plugs on a chip.
In some semiconductor fabrication processes, an exclusion ring that overlaps the exterior edge of a semiconductor wafer may be used to reduce or minimize edge non-uniformities that may occur during such processing.
Details of one or more implementations of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Other features, aspects, and advantages will become apparent from the description, the drawings, and the claims.
In some implementations, an exclusion ring for use in processing semiconductor wafers is provided that includes an outer circumferential segment with a top surface and a bottom surface in which a distance between the top surface of the outer circumferential segment and the bottom surface of the outer circumferential segment defines a first thickness of the exclusion ring. The exclusion ring may also include an inner circumferential segment with a top surface and a bottom surface, as well as one or more transition surfaces that span between the bottom surface of the outer circumferential segment and the bottom surface of the inner circumferential segment. A distance between the top surface of the inner circumferential segment and the bottom surface of the inner circumferential segment may define a second thickness of the exclusion ring, the first thickness of the exclusion ring may be greater than the second thickness of the exclusion ring, and a plurality of flow paths may be formed within the outer circumferential segment. Each flow path of the plurality of flow paths may extend from the one or more transition surfaces, through the outer circumferential segment of the exclusion ring, and to an exterior perimeter of the exclusion ring, and the flow paths may be spaced apart from one another along a periphery of the outer circumferential segment of the exclusion ring.
In some implementations, the exclusion ring may further include a plurality of ears. Each of the ears may extend from the outer circumferential segment of the exclusion ring and may have a top surface and a bottom surface. The exclusion ring may also have a plurality of fingers; each of the fingers may be attached to a respective one of the plurality of ears.
In some implementations, the plurality of ears may include three ears that are substantially evenly spaced around the outer circumferential segment of the exclusion ring. The plurality of flow paths may include a number of flow paths, e.g., from three to sixteen, between each of the three ears.
In some such implementations, the same number of flow paths may be formed through the outer circumferential segment between each of the three ears.
In some further such implementations, there may be seven to fourteen flow paths formed through the outer circumferential segment between each of the three ears.
In some implementations, the flow paths that are proximate to each of the three ears may be sized larger than the flow paths that are not proximate to any of the three ears.
In some implementations, the inner circumferential segment may an innermost edge that is axisymmetric about a center axis and a total cross-sectional area of the flow paths in a first reference plane that is perpendicular to the center axis and interposed between the bottom surfaces of the inner circumferential segment and the outer circumferential segment may be in a range from about 16% to about 20% of a total ring bottom surface area that is defined between the outer perimeter of the exclusion ring and a reference circle that circumscribes the one or more transition surfaces.
In some implementations, the total cross-sectional area of the flow paths in the first reference plane may be in a range from about 23% to about 28% of the total ring bottom surface area.
In some implementations, the total cross-sectional area of the flow paths in the first reference plane may be in a range from about 35% to about 43% of the total ring bottom surface area.
In some implementations, each of the flow paths may be either a channel in the bottom surface of the outer circumferential segment or an enclosed passage through the outer circumferential segment.
In some implementations, an exclusion ring may be provided that includes an inner circumferential portion and an outer circumferential portion integral with the inner circumferential portion. The outer circumferential portion may have a first thickness that is greater than a second thickness of the inner circumferential portion, and a bottom surface of the outer circumferential portion may be configured to be placed over a pedestal when installed in a plasma processing tool. The inner circumferential portion may be configured to be spaced apart from the pedestal of the plasma processing tool when the bottom surface of the outer circumferential portion is resting on the pedestal of the plasma processing tool, thereby defining a pocket in between the pedestal and the exclusion ring that permits an edge of a wafer, when present, to be disposed in between part of the inner circumferential portion and the pedestal. The outer circumferential portion may include a plurality of flow paths, each flow path extending from one or more transition surfaces that span between the bottom surface of the outer circumferential portion and a bottom surface of the inner circumferential portion, through the outer circumferential portion, and to an outer perimeter of the exclusion ring to provide for exhaust of a wafer edge gas from the pocket.
In some implementations, the exclusion ring may further include a plurality of ears, with each of the ears extending from the outer circumferential portion of the exclusion ring, and a plurality of fingers, in which each of the fingers is attached to a respective one of the plurality of ears.
In some such implementations, the plurality of ears may include three ears, the three ears may be substantially evenly spaced around the outer circumferential portion of the exclusion ring, and the plurality of flow paths may include a number of flow paths between each of the three ears.
In some implementations, the flow paths proximate to each of the three ears may be sized larger than the flow paths that are not proximate to any of the three ears.
In some implementations, the plurality of flow paths may be configured to exhaust about 10% to about 30% of the wafer edge gas from the pocket toward a chamber wall of the plasma processing tool such that a remainder of the wafer edge gas is directed toward the edge of the wafer when the wafer is present in the pocket and the wafer edge gas is flowing.
In some implementations, the plurality of flow paths may be configured to exhaust about 40% to about 60% of the wafer edge gas from the pocket toward a chamber wall of the plasma processing tool such that a remainder of the wafer edge gas is directed toward the edge of the wafer when the wafer is present in the pocket and the wafer edge gas is flowing.
In some implementations, the plurality of flow paths may be configured to exhaust about 70% to about 90% of the wafer edge gas from the pocket toward a chamber wall of the plasma processing tool such that a remainder of the wafer edge gas is directed toward the edge of the wafer when the wafer is present in the pocket and the wafer edge gas is flowing.
In some implementations, each of the flow paths may be either a channel in the bottom surface of the outer circumferential portion or an enclosed passage through the outer circumferential portion.
In some implementations, a method of processing a wafer in a plasma processing tool may be provided. The method may include positioning an exclusion ring such that an outer circumferential portion of the exclusion ring sits on a pedestal of a chamber and an inner circumferential portion of the exclusion ring is spaced apart from the pedestal to define a pocket where a wafer has an edge thereof disposed below part of the inner circumferential portion, supplying a wafer edge gas into the pocket during plasma processing of the wafer such that a portion of the wafer edge gas is directed toward the wafer, and exhausting a portion of the wafer edge gas from the pocket toward the chamber through a plurality of flow paths that extend through the outer circumferential portion of the exclusion ring.
In some implementations, the plurality of flow paths may be configured to exhaust an amount of wafer edge gas from the pocket toward the chamber, with a remaining portion of the wafer edge gas being directed toward the wafer. The amount of wafer edge gas may be about 10% to about 30% of the wafer edge gas, about 40% to 60% of the wafer edge gas, or about 70% to about 90% of the wafer edge gas.
In an example embodiment, an exclusion ring may include an outer circumferential segment having a top surface and a bottom surface, with a distance between the top surface and the bottom surface of the outer circumferential segment defining a first thickness of the exclusion ring. The exclusion ring may also include an inner circumferential segment having a top surface and a bottom surface, with the top surface of the inner circumferential segment and the top surface of the outer circumferential segment defining a common top surface for the exclusion ring. The distance between the top surface and the bottom surface of the inner circumferential segment may define a second thickness of the exclusion ring, with the first thickness of the exclusion ring being greater than the second thickness of the exclusion ring. The exclusion ring may further include a plurality of slots formed within the outer circumferential segment, with each of the plurality of slots extending radially through the outer circumferential segment of the exclusion ring at a bottom surface of the outer circumferential segment. The plurality of slots may be spaced apart along a periphery of the outer circumferential segment of the exclusion ring.
In one embodiment, the exclusion ring may further include a plurality of ears and a plurality of fingers. Each of the ears may extend from the outer circumferential segment of the exclusion ring and may have a top surface and a bottom surface. Each of the fingers may be attached to a respective one of the plurality of ears. In one embodiment, the plurality of ears may include three ears, and the three ears may be substantially evenly spaced around the outer circumferential segment of the exclusion ring. In one embodiment, the plurality of slots may include a number of slots between each of the three ears, with the number of slots being in a range from three to sixteen.
In one embodiment, the same number of slots may be formed along the bottom surface of the outer circumferential segment between each of the three ears. In one embodiment, seven to fourteen slots may be formed along the bottom surface of the outer circumferential segment between each of the three ears. In one embodiment, the slots adjacent to one of the three ears may have a size larger than the size of the non-adjacent slots.
In one embodiment, the total ring bottom surface area may include an area defined by the bottom surface of each of the three ears, plus an area defined by the bottom surface of the outer circumferential segment that remains after formation of the plurality of slots, plus an area of the bottom surface of the outer circumferential segment that has been removed to form the plurality of slots. In one embodiment, the area of the bottom surface of the outer circumferential segment that has been removed to form the plurality of slots may be in a range from about 16% to about 20% of the total ring bottom surface area. In another embodiment, the area of the bottom surface of the outer circumferential segment that has been removed to form the plurality of slots may be in a range from about 23% to about 28% of the total ring bottom surface area. In yet another embodiment, the area of the bottom surface of the outer circumferential segment that has been removed to form the plurality of slots may be in a range from about 35% to about 43% of the total ring bottom surface area.
In another example embodiment, an exclusion ring may include an inner circumferential portion and an outer circumferential portion that is integral with the inner circumferential portion. The outer circumferential portion may have a first thickness that is greater than a second thickness of the inner circumferential portion. A bottom surface of the outer circumferential portion may be configured to sit over a pedestal when installed in a plasma processing tool, and the inner circumferential portion may be configured to be spaced apart from the pedestal to define a pocket where a wafer when present has an edge thereof disposed below part of the inner circumferential portion. The bottom surface of the outer circumferential portion may be configured to have a plurality of slots extending radially through the outer circumferential portion, such that each of the plurality of slots forms a gas flow path that provides for exhaust of a wafer edge gas from the pocket.
In one embodiment, the exclusion ring may further include a plurality of ears and a plurality of fingers. Each of the ears may extend from the outer circumferential portion of the exclusion ring and may have a top surface and a bottom surface. Each of the fingers may be attached to a respective one of the plurality of ears. In one embodiment, the plurality of ears may include three ears, and the three ears may be substantially evenly spaced around the outer circumferential portion of the exclusion ring. In one embodiment, the plurality of slots may include a number of slots between each of the three ears. In one embodiment, the slots adjacent to one of the three ears may have a size larger than a size of the non-adjacent slots.
In one embodiment, the plurality of slots may be configured to exhaust about 10% to about 30% of the wafer edge gas from the pocket toward the walls of a chamber of the plasma processing tool such that a remainder of the wafer edge gas is directed toward a wafer when present in the plasma processing tool. In one embodiment, the plurality of slots may be configured to exhaust about 40% to about 60% of the wafer edge gas from the pocket toward the walls of a chamber of the plasma processing tool such that a remainder of the wafer edge gas is directed toward a wafer when present in the plasma processing tool. In one embodiment, the plurality of slots may be configured to exhaust about 70% to about 90% of the wafer edge gas from the pocket toward the walls of a chamber of the plasma processing tool such that a remainder of the wafer edge gas is directed toward a wafer when present in the plasma processing tool.
In yet another example embodiment, a method of processing a wafer in a plasma processing tool may be provided that includes positioning an exclusion ring over a pedestal of a chamber. In one embodiment, the exclusion ring may be positioned such that an outer circumferential portion of the exclusion ring sits over a pedestal of a chamber and an inner circumferential portion of the exclusion ring is spaced apart from the pedestal to define a pocket where a wafer has an edge thereof disposed below part of the inner circumferential portion. The method may also include supplying a wafer edge gas into the pocket during plasma processing of the wafer such that a portion of the wafer edge gas is directed toward the wafer. In one embodiment, the wafer edge gas may be fed into the pocket through an edge gas groove formed in the pedestal. The method may further include exhausting a portion of the wafer edge gas from the pocket toward the chamber through a plurality of slots that extend through the outer circumferential portion of the exclusion ring.
In one embodiment, the plurality of slots may be configured to exhaust about 10% to about 30% of the wafer edge gas from the pocket toward the walls of a chamber, with a remaining portion of the wafer edge gas being directed toward the wafer. In one embodiment, the plurality of slots may be configured to exhaust about 40% to about 60% of the wafer edge gas from the pocket toward the walls of the chamber, with a remaining portion of the wafer edge gas being directed toward the wafer. In one embodiment, the plurality of slots may be configured to exhaust about 70% to about 90% of the wafer edge gas from the pocket toward the walls of a chamber, with a remaining portion of the wafer edge gas being directed toward the wafer
Other aspects and advantages of the disclosures herein will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, which illustrate by way of example the principles of the disclosures.
In the following description, numerous specific details are set forth in order to provide a thorough understanding of the example embodiments. However, it will be apparent to one skilled in the art that the example embodiments may be practiced without some of these specific details. In other instances, process operations and implementation details have not been described in detail, if already well known.
In the processing of bowed wafers, the wafer edge can contact the exclusion ring and cause the exclusion ring to vibrate up and down when the wafer edge gas starts to flow. The gas flow of the wafer edge gas between the exclusion ring and the wafer is hindered by the contact between the wafer edge and the exclusion ring. This causes the wafer edge gas to accumulate within a pocket around the wafer that is defined between the pedestal supporting the exclusion ring, the exclusion ring, and the bowed wafer. The accumulated wafer edge gas eventually reaches sufficient pressure that some of the wafer edge gas may periodically flow radially outward through the area where the pedestal contacts the exclusion ring in order to relieve the pressure. This has the effect of causing the exclusion ring (and possibly the wafer) to vibrate up and down. Such up-and-down movement of the exclusion ring during processing is problematic because it results in unwanted bevel and backside deposition, as well as potentially undesirable particulate generation. Embodiments of the present invention provide an exclusion ring having a plurality of flow paths, e.g., in the form of a plurality of slots, which leaks the gases that flow at the edge of the wafer, e.g., wafer edge gases, outward, away from the wafer center. During processing of bowed wafers, when the wafer edge gas starts to flow, the wafer edge gas does not cause the exclusion ring having the undercut to vibrate up and down because some of the gas is leaked outward via the flow paths, thereby avoiding the above-discussed issue. As such, unwanted bevel and backside deposition is avoided during processing of bowed wafers.
The substrate processing system 100 may further include a gas supply manifold 114 that may be connected to process gas sources 116, e.g., gas chemistry supplies from a facility. Depending on the processing being performed, the controller 108 may control the delivery of process gases via the gas supply manifold 114. The selected gases may then be flowed into the showerhead 120 and distributed in the volume of space defined between the showerhead 120 and the wafer 101 and disposed over the pedestal 110. Appropriate valves and mass flow control mechanisms may be employed to ensure that the proper gases are delivered during the deposition and plasma treatment phases of the process. The process gases may exit the chamber 102 via an outlet. A vacuum pump may draw process gases out of the chamber 102 via the outlet and maintain a suitably low pressure within the chamber for processing.
Also shown in
As shown in
The exclusion ring 122 can be formed of any suitable material, provided the material is suitable for use within a plasma processing tool without introducing unwanted contamination, e.g., is chemically inert with respect to the processing gases and plasma used in the processing chamber. In one embodiment, the exclusion ring may be formed of alumina (Al2O3). In one embodiment, the alumina may have a purity of at least 99%. In another embodiment, the alumina may have a purity of at least 99.9%. It will be understood that the exclusion rings discussed herein may be manufactured using any suitable manufacturing technique, including both subtractive techniques in which material is removed from a larger piece of material and additive techniques in which the exclusion ring is built up gradually, e.g., from granular or liquid materials. In view of that, it is to be understood that references herein to “removed” material or the like are also intended to encompass the complement thereof in the context of an exclusion ring made using additive manufacturing techniques, i.e., “omitted” material or the like. Thus, a reference to “material removed” may be viewed as equivalent to “material omitted.”
In the example embodiment shown in
As shown in the example embodiment of
In one example embodiment, the plurality of slots, which may include non-adjacent slots 132 and adjacent slots 132a, may be configured to satisfy the following two conditions: 1) to exhaust sufficient wafer edge gas from the pocket to eliminate any up-and-down movement of the exclusion ring (and wafer) during processing; and 2) to provide sufficient flow restriction so as to ensure that enough wafer edge gas remains in the pocket to prevent unwanted deposition from occurring on the bevel and backside of the wafer during processing. The amount of wafer edge gas that may need to be exhausted from the pocket to satisfy these two conditions may vary depending upon the processing conditions. For example, if the wafers being processed have a relatively high degree of bowing, then it might be desirable to exhaust more wafer edge gas from the pocket. On the other hand, if the wafers being processed have a relatively low degree of bowing, then it might be desirable to exhaust less wafer edge gas from the pocket. In example embodiments, the two conditions set forth above may be satisfied by controlling the ratio of the amount of wafer edge gas that is directed toward the wafer being processed to the amount of wafer edge gas that is exhausted from the pocket toward a chamber of the plasma processing tool, as will be described in more detail below.
In one embodiment, the ratio of the amount of wafer edge gas that may be directed toward the wafer being processed to the amount of wafer edge gas that is exhausted from the pocket toward the chamber may be controlled by controlling the relative amount of material removed (or omitted) from the outer circumferential portion of the exclusion ring to form the plurality of slots. In particular, the area of the bottom surface of the outer circumferential portion that may be removed or omitted to form the plurality of slots may be controlled relative to the total ring bottom surface area.
In one example embodiment, the area of the bottom surface 122b-2 of the outer circumferential portion 122b that has been removed in this example to form the plurality of slots 132 may be in a range from about 16% to about 20% of the total ring bottom surface area. With this configuration, the plurality of slots may exhaust about 10% to about 30% of the wafer edge gas from the pocket toward the walls of a chamber of the plasma processing tool in which the exclusion ring 122 is being used. The remainder of the wafer edge gas may be directed toward a wafer when present in the plasma processing tool. In one embodiment, the area of the bottom surface of the outer circumferential portion that may be cut out to form the plurality of slots may be about 18% of the total ring bottom surface area. With this configuration, about 20% of the wafer edge gas may be exhausted toward the walls of a chamber in which the exclusion ring 122 is being used and about 80% of the wafer edge gas may be directed toward the wafer.
In another example embodiment, the area of the bottom surface 122b-2 of the outer circumferential portion 122b that has been removed to form the plurality of slots 132 may be in a range from about 23% to about 28% of the total ring bottom surface area. With this configuration, the plurality of slots may exhaust about 40% to about 60% of the wafer edge gas from the pocket toward the walls of a chamber of the plasma processing tool in which the exclusion ring 122 is being used. The remainder of the wafer edge gas may be directed inward toward a wafer when present in the plasma processing tool. In one embodiment, the area of the bottom surface of the outer circumferential portion that may be cut out to form the plurality of slots may be about 25% of the total ring bottom surface area. With this configuration, about 50% of the wafer edge gas may be exhausted toward the walls of a chamber in which the exclusion ring 122 is being used and about 50% of the wafer edge gas may be directed inward toward the wafer.
In yet another example embodiment, the area of the bottom surface 122b-2 of the outer circumferential portion 122b that may be removed to form the plurality of slots 132 may be in a range from about 35% to about 43% of the total ring bottom surface area. With this configuration, the plurality of slots may exhaust about 70% to about 90% of the wafer edge gas from the pocket toward the walls of a chamber of the plasma processing tool in which the exclusion ring 122 is being used. The remainder of the wafer edge gas may be directed inward toward a wafer when present in the plasma processing tool. In one embodiment, the area of the bottom surface of the outer circumferential portion that may be cut out to form the plurality of slots may be about 39% of the total ring bottom surface area. With this configuration, about 80% of the wafer edge gas may be exhausted toward the walls of a chamber in which the exclusion ring 122 is being used and about 20% of the wafer edge gas may be directed inward toward the wafer.
During processing of a wafer in a chamber, the space above the wafer and the exclusion ring may be a relatively high-pressure region compared to other locations within the chamber that are not similarly above a wafer and exclusion ring because of the presence of the process gases, and the space around the outside of the pedestal and the exclusion ring may correspondingly be a relatively low-pressure region. Thus, when the pressure of the wafer edge gas builds up within the pocket, the wafer edge gas may tend to leak from the pocket through the slots because the space to the outside of the exclusion ring and the pedestal is a relatively low-pressure region. In wafer processing operations using exclusion rings having a plurality of slots configured as described in the example embodiments above, bowed wafers have been processed without any significant deposition on the edge bevel or the backside of the wafer at wafer edge gas flow rates up to 2500 sccm. In light of the absence of any significant deposition on the bevel or the backside of the wafer, it is believed that no up-and-down movement of the exclusion ring and the wafer occurred during processing, because such movement would inevitably have resulted in unwanted deposition on the bevel and/or the backside of the wafer. As such, the configurations of the slots in the exclusion rings of the example embodiments described herein satisfy the above-mentioned two conditions, namely 1) to exhaust sufficient wafer edge gas from the pocket to eliminate any up-and-down movement of the exclusion ring (and wafer) during processing; and 2) to provide sufficient flow restriction so as to ensure that enough wafer edge gas remains in the pocket to prevent unwanted deposition from occurring on the bevel and backside of the wafer during processing.
It will be understood that the slots 132 or the enclosed passages 132′ used in the example exclusion rings of
To transfer a wafer from one station to another, e.g., from station S1 to station S2, exclusion ring 122-1 may be raised by a vertical translation system to lift the wafer 101 from the top surface of the pedestal 110-1. For example, as the exclusion ring 122-1 is raised, the fingers 134 emerge from within the grooves or recesses 110c in the pedestal 110-1 and engage with the backside of the wafer 101. Thus, once the fingers 134 engage with the backside of the wafer 101, the wafer 101 may be raised along with the exclusion ring 122-1. With the wafer 101 supported above the top surface of the pedestal 110-1 by the exclusion ring 122-1, the turntable 204 may then be raised from a standard position to a raised position. In the process of being raised, the turntable 204 may engage with the exclusion ring 122-1 and may lift the exclusion ring 122-1, as well as wafer 101 being supported by the exclusion ring 122-1. Once the turntable 204, the exclusion ring 122-1, and the wafer 101 have been raised to a point high enough for all to clear the pedestal 110-1 and the vertical translation system at station S1, the turntable 204 may be rotated so that exclusion ring 122-1 and wafer 101 are carried from station S1 to station S2. At station S2, the exclusion ring 122-1 may be placed onto the vertical translation system of station S2, as part of the process of lowering the turntable 204 back to its standard position.
In some of the example embodiments described herein, e.g., the example embodiment of
In one embodiment, a transition surface 122t-1 that extends between the bottom surface 122a-2 and the bottom surface 122b-2 may be sloped to minimize disruption of the flow of the wafer edge gas as the wafer edge gas is exhausted from the pocket through slots 132 within the outer circumferential portion 122b of the exclusion ring 122. As shown in
The embodiments described herein may also include a method of processing a wafer in a plasma processing tool. The method may include positioning an exclusion ring on or over a pedestal of a chamber. In one embodiment, the exclusion ring may be positioned such that an outer circumferential portion of the exclusion ring sits over the pedestal and an inner circumferential portion of the exclusion ring is spaced apart from the pedestal to define a pocket between the exclusion ring and the pedestal where a wafer has an edge thereof disposed below part of the inner circumferential portion (see, for example,
In one embodiment, the plurality of flow paths is configured to exhaust about 10% to about 30% of the wafer edge gas from the pocket toward the walls of the chamber in which the wafer processing is performed, with a remaining portion of the wafer edge gas being directed inward toward the wafer. As described above, the ratio of the amount of wafer edge gas that is directed toward the wafer being processed to the amount of wafer edge gas that is exhausted from the pocket toward the chamber walls can be adjusted by controlling the relative amount of material removed or omitted from the outer circumferential portion of the exclusion ring to form the plurality of flow paths. In particular, the area of the bottom surface of the outer circumferential portion that has been removed or omitted to form the plurality of flow paths may be controlled relative to the total ring bottom surface area. To exhaust about 10% to about 30% of the wafer edge gas from the pocket toward the walls of the chamber, in one example embodiment, the area of the bottom surface 122b-2 of the outer circumferential portion 122b that has been removed to form the plurality of slots 132 may be in a range from about 16% to about 20% of the total ring bottom surface area (see
In one embodiment, the plurality of slots may be configured to exhaust about 40% to about 60% of the wafer edge gas from the pocket toward the walls of the chamber, with a remaining portion of the wafer edge gas being directed inward toward the wafer. To exhaust about 40% to about 60% of the wafer edge gas from the pocket toward the walls of the chamber, in one example embodiment, the area of the bottom surface 122b-2 of the outer circumferential portion 122b that has been removed to form the plurality of slots 132 may be in a range from about 23% to about 28% of the total ring bottom surface area (see
In one embodiment, the plurality of slots may be configured to exhaust about 70% to about 90% of the wafer edge gas from the pocket toward the chamber, with a remaining portion of the wafer edge gas being directed toward the wafer. To exhaust about 70% to about 90% of the wafer edge gas from the pocket toward the chamber, in one example embodiment, the area of the bottom surface 122b-2 of the outer circumferential portion 122b that has been removed to form the plurality of slots 132 may be in a range from about 35% to about 43% of the total ring bottom surface area (see
In some implementations, a controller that is part of a system may be part of some of the above-described examples. Such systems can comprise semiconductor processing equipment, including a processing tool or tools, chamber or chambers, a platform or platforms for processing, and/or specific processing components (a wafer pedestal, a gas flow system, etc.). These systems may be integrated with electronics for controlling their operation before, during, and after processing of a semiconductor wafer or substrate. The electronics may be referred to as the “controller,” which may control various components or subparts of the system or systems. The controller, depending on the processing requirements and/or the type of system, may be programmed to control any of the processes disclosed herein, including the delivery of processing gases, temperature settings (e.g., heating and/or cooling), pressure settings, vacuum settings, power settings, radio frequency (RF) generator settings, RF matching circuit settings, frequency settings, flow rate settings, fluid delivery settings, positional and operation settings, wafer transfers into and out of a tool and other transfer tools and/or load locks connected to or interfaced with a specific system. In particular, the controller may be configured to cause, for example, a lift mechanism to lift an exclusion ring (and wafer supported thereby) and a turntable to then lift the exclusion ring and rotate so as to move the exclusion ring to a new station within a multi-station processing chamber, as discussed earlier herein. The controller may be further configured to then lower the exclusion ring onto or into the new station.
Broadly speaking, the controller may be defined as electronics having various integrated circuits, logic, memory, and/or software that receive instructions, issue instructions, control operation, enable cleaning operations, enable endpoint measurements, and the like. The integrated circuits may include chips in the form of firmware that store program instructions, digital signal processors (DSPs), chips defined as application specific integrated circuits (ASICs), and/or one or more microprocessors, or microcontrollers that execute program instructions (e.g., software). Program instructions may be instructions communicated to the controller in the form of various individual settings (or program files), defining operational parameters for carrying out a particular process on or for a semiconductor wafer or to a system. The operational parameters may, in some embodiments, be part of a recipe defined by process engineers to accomplish one or more processing steps during the fabrication of one or more layers, materials, metals, oxides, silicon, silicon dioxide, surfaces, circuits, and/or dies of a wafer.
The controller, in some implementations, may be a part of or coupled to a computer that is integrated with, coupled to the system, otherwise networked to the system, or a combination thereof. For example, the controller may be in the “cloud” or all or a part of a fab host computer system, which can allow for remote access of the wafer processing. The computer may enable remote access to the system to monitor current progress of fabrication operations, examine a history of past fabrication operations, examine trends or performance metrics from a plurality of fabrication operations, to change parameters of current processing, to set processing steps to follow a current processing, or to start a new process. In some examples, a remote computer (e.g. a server) can provide process recipes to a system over a network, which may include a local network or the Internet. The remote computer may include a user interface that enables entry or programming of parameters and/or settings, which are then communicated to the system from the remote computer. In some examples, the controller receives instructions in the form of data, which specify parameters for each of the processing steps to be performed during one or more operations. It should be understood that the parameters may be specific to the type of process to be performed and the type of tool that the controller is configured to interface with or control. Thus, as described above, the controller may be distributed, such as by comprising one or more discrete controllers that are networked together and working towards a common purpose, such as the processes and controls described herein. An example of a distributed controller for such purposes would be one or more integrated circuits on a chamber in communication with one or more integrated circuits located remotely (such as at the platform level or as part of a remote computer) that combine to control a process on the chamber.
Without limitation, example systems may include a plasma etch chamber or module, a deposition chamber or module, a spin-rinse chamber or module, a metal plating chamber or module, a clean chamber or module, a bevel edge etch chamber or module, a physical vapor deposition (PVD) chamber or module, a chemical vapor deposition (CVD) chamber or module, an atomic layer deposition (ALD) chamber or module, an atomic layer etch (ALE) chamber or module, an ion implantation chamber or module, a track chamber or module, and any other semiconductor processing systems that may be associated or used in the fabrication and/or manufacturing of semiconductor wafers.
As noted above, depending on the process step or steps to be performed by the tool, the controller might communicate with one or more of other tool circuits or modules, other tool components, cluster tools, other tool interfaces, adjacent tools, neighboring tools, tools located throughout a factory, a main computer, another controller, or tools used in material transport that bring containers of wafers to and from tool locations and/or load ports in a semiconductor manufacturing factory.
Although method operations may be described in a specific order, it should be understood that other housekeeping operations may be performed in between operations, or operations may be adjusted so that they occur at slightly different times, or may be distributed in a system which allows the occurrence of the processing operations at various intervals associated with the processing, as long as the processing of the overlay operations are performed in the desired way.
Accordingly, the disclosure of the example embodiments is intended to be illustrative, but not limiting, of the scope of the disclosures, which are set forth in the following claims and their equivalents. Although example embodiments of the disclosures have been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications can be practiced within the scope of the following claims. In the following claims, elements and/or steps do not imply any particular order of operation, unless explicitly stated in the claims or implicitly required by the disclosure.
A PCT request form is filed concurrently with this specification as part of the present application. Each application that the present application claims benefit of or priority to as identified in the concurrently filed PCT request form is incorporated by reference herein in its entirety and for all purposes.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2021/013327 | 1/13/2021 | WO |
Number | Date | Country | |
---|---|---|---|
62962875 | Jan 2020 | US |