High power transistors

Information

  • Patent Grant
  • 11862536
  • Patent Number
    11,862,536
  • Date Filed
    Thursday, May 5, 2022
    2 years ago
  • Date Issued
    Tuesday, January 2, 2024
    11 months ago
Abstract
High power transistors, such as high power gallium nitride (GaN) transistors, are described. These high power transistors have larger total gate widths than conventional high power transistors by arranging multiple linear arrays of contacts in parallel. Thereby, the total gate width and the power rating of a high power transistor may be increased without elongating the die of the high power transistor. Accordingly, the die of the high power transistor may be mounted in a smaller circuit package relative to conventional dies with the same power rating.
Description
BACKGROUND
Technical Field

The technology relates to high power transistors including, for example, high power gallium nitride (GaN) transistors.


Discussion of the Related Art

GaN semiconductor material has received appreciable attention in recent years because of its desirable electronic and electro-optical properties. For example, GaN has a wide, direct bandgap of about 3.4 eV. Because of its wide bandgap, GaN is more resistant to avalanche breakdown and can maintain electrical performance at higher temperatures than other semiconductors, such as silicon. GaN also has a higher carrier saturation velocity compared to silicon. Additionally, GaN has a Wurtzite crystal structure, is a very stable and hard material, has a high thermal conductivity, and has a much higher melting point than other semiconductors such as silicon, germanium, and gallium arsenide. Accordingly, GaN is useful for high speed, high voltage, and high power applications. For example, gallium nitride materials are useful in semiconductor amplifiers for radio-frequency (RF) communications, radar, RF energy, and microwave applications.


SUMMARY

According to at least one aspect, a power transistor is provided. The power transistor includes a substrate, a first plurality of contacts formed above the substrate and arranged in a first linear array to form a first plurality of transistors, and a second plurality of contacts formed above the substrate and arranged in a second linear array that is in parallel with the first linear array to form a second plurality of transistors.


In some embodiments, the power transistor further includes a third plurality of contacts formed above the substrate and arranged in a third linear array that is in parallel to the first and second linear arrays to form a third plurality of transistors. In some embodiments, at least one transistor of the first and second plurality of transistors is a gallium nitride transistor. In some embodiments, each of the first and second plurality of contacts include a drain contact and the power transistor further includes a drain pad formed above the substrate and electrically coupled to each drain contact of the first and second plurality of contacts. In some embodiments, the first plurality of contacts includes a source contact and the power transistor further comprises a via that passes through the substrate and is electrically coupled to the source contact. In some embodiments, each contact of at least one of the first plurality of contacts and the second plurality of contacts has a width that is larger than its length.


In some embodiments, each of the first and second plurality of contacts includes a gate contact and the power transistor further comprises a gate pad formed above the substrate and coupled to each gate contact of the first and second plurality of contacts. In some embodiments, the gate pad is formed between the first plurality of contacts and the second plurality of contacts. In some embodiments, the first and second plurality of contacts share at least one common drain contact. In some embodiments, the at least one common drain contact has a width that is larger than a width of the gate contact of the first plurality of contacts.


According to at least one aspect, a gallium nitride (GaN) power transistor is provided. The GaN transistor includes a substrate, a GaN layer formed above the substrate, a first plurality of contacts formed above the GaN layer and arranged in a first linear array to form a first plurality of transistors, and a second plurality of contacts formed above the GaN layer and arranged in a second linear array that is in parallel with the first linear array to form a second plurality of transistors.


In some embodiments, the substrate includes at least one of silicon, silicon carbide, gallium arsenide, and sapphire. In some embodiments, the GaN power transistor further includes at least one transition layer formed between the substrate and the GaN layer. In some embodiments, the GaN power transistor further includes an aluminum gallium nitride (AlGaN) layer formed between the GaN layer and at least one of the first plurality of contacts and the second plurality of contacts. In some embodiments, the GaN power transistor further includes a gate pad and each of the first and second plurality of contacts includes a gate contact electrically coupled to the gate pad.


In some embodiments, the GaN power transistor further includes a drain pad and each of the first and second plurality of contacts includes a drain contact electrically coupled to the drain pad. In some embodiments, the GaN power transistor further includes a via that passes through the substrate and the first plurality of contacts includes a source contact electrically coupled to the via.


According to at least one aspect, a packaged power transistor is provided. The packaged power transistor includes an enclosure, a power transistor mounted in the enclosure, and a plurality of terminals attached to the enclosure and electrically coupled to the power transistor. The power transistor includes a substrate, a first plurality of contacts formed above the substrate and arranged in a first linear array to form a first plurality of transistors, and a second plurality of contacts formed above the substrate and arranged in a second linear array that is in parallel with the first linear array to form a second plurality of transistors.


In some embodiments, the power transistor further includes a pad electrically coupled to at least one contact of the first and second plurality of contacts and the packaged power transistor further comprises at least one bonding wire configured to electrically couple the pad to at least one terminal of the plurality of terminals. In some embodiments, at least one transistor of the first and second plurality of transistors is a gallium nitride transistor.


In some embodiments, the substrate of the power transistor is mounted to a surface of the enclosure that is electrically coupled to at least one terminal of the plurality of terminals. In some embodiments, the power transistor includes at least on via that passes through the substrate to electrically couple at least one contact of the first and second plurality of contacts to the surface of the enclosure.


The foregoing embodiments may be included in any suitable combination with aspects, features, and acts described above or in further detail below. These and other aspects, embodiments, and features of the present teachings can be more fully understood from the following description in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS

The skilled artisan will understand that the figures, described herein, are for illustration purposes only. It is to be understood that in some instances various aspects of the embodiments may be shown exaggerated or enlarged to facilitate an understanding of the embodiments. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the teachings. In the drawings, like reference characters generally refer to like features, functionally similar and/or structurally similar elements throughout the various figures.


When referring to the drawings in the following detailed description, spatial references “top,” “bottom,” “upper,” “lower,” “vertical,” “horizontal,” and the like may be used. Such references are used for teaching purposes, and are not intended as absolute references for embodied devices. An embodied device may be oriented spatially in any suitable manner that may be different from the orientations shown in the drawings. The drawings are not intended to limit the scope of the present teachings in any way.



FIG. 1A is an cross-sectional view of an example transistor, according to some embodiments;



FIG. 1B depicts a top view of the example transistor of FIG. IA, according to some embodiments;



FIG. 2A depicts a plan view of an example power transistor with multiple linear arrays of contacts, according to some embodiments;



FIG. 2B depicts a plan view of another example power transistor with multiple linear arrays of contacts, according to some embodiments;



FIG. 2C depicts a plan view of another example power transistor with multiple linear arrays of contacts, according to some embodiments;



FIG. 2D depicts a plan view of another example power transistor with multiple linear arrays of contacts, according to some embodiments;



FIG. 3 depicts a plan view of another example power transistor with multiple linear arrays of contacts, according to some embodiments;



FIG. 4A depicts a bottom view of an example packaged power transistor, according to some embodiments; and



FIG. 4B depicts a top view of the example packaged power transistor shown in FIG. 4A, according to some embodiments.





Features and advantages of the illustrated embodiments will become more apparent from the detailed description set forth below when taken in conjunction with the drawings.


DETAILED DESCRIPTION

As described above, transistors comprising gallium nitride (GaN) material are useful for high speed, high voltage, and high power applications because of the favorable material properties of GaN. Some applications relating to radio-frequency (RF) communications can place demanding performance requirements on devices that include GaN transistors. For example, some applications may require GaN transistors with a power rating of between approximately 250 Watts and approximately 1000 Watts.


High power transistors may be constructed by, for example, forming a plurality of transistors on a die. Each of these transistors on the die may include gate, source, and drain contacts. The plurality of transistors on the die may be electrically coupled together by electrically coupling like contacts together. For example, the gate contacts may be electrically coupled together. Similarly, the drain contacts may be electrically coupled together and the source contacts may be electrically coupled together.


The power rating of a high power transistor may increase as the total gate width of the high power transistor increases. The total gate width may be equal to the sum of the gate widths of each gate contact in the high power transistor. Thereby, the power rating of a transistor may be increased by adding gate contacts and/or by increasing the width of the gate contacts. Increasing the gate width of individual gate contacts, however, may undesirably decrease the gain of the high power transistor. Conventional transistors arrange a plurality of gate, source, and drain contacts in a single linear array. These conventional transistors achieve higher power ratings by elongating the die and adding additional contacts (including gate contacts) to the single linear array. Thereby, the power rating may be increased without changing the width of the gate contacts or reducing the gain.


The inventors have appreciated that the conventional construction of high power transistors using a single linear array of contacts forms a rectangular die with a length that is substantially longer than its width and only uses a fraction of the space available in a given circuit package. Further, the inventors have appreciated that the heat dissipation through the circuit package may increase as the contact area between the die and the circuit package increases. Accordingly, the inventors have conceived and designed high power transistors that include multiple linear arrays of contacts arranged in parallel to increase the total gate width of a high power transistor without elongating the die. Thereby, a greater portion of the space in a given circuit package may be used and the power rating of the high power transistor may be increased. Further, the increased surface area between the high power transistor and the circuit package allows the additional heat generated by the extra linear array(s) of contacts to be dissipated through the circuit package.


Example Transistors


By way of introductory explanation, a transistor may be formed by a set of contacts above a semiconductor material, such as GaN, on a substrate. An example of such a transistor is shown in FIGS. 1A and 1B by transistor 100. As shown, the transistor 100 includes a substrate 102, a transition layer 104, a GaN layer 106, an aluminum gallium nitride (AlGaN) layer 107, a passivation layer 114, a source contact 108, a gate contact 110, and a drain contact 112. The gate contact 110 may have a width shown as Wg and a length shown as Lg.


The substrate 102 may be a semiconductor or an electric insulator that forms the base of the transistor 100. The substrate 102 may comprise, for example, bulk GaN, silicon, silicon carbide, and/or sapphire.


The transistor layer 104 may be formed on the substrate 102 to, for example, facilitate the bonding of the GaN layer 106 to the transistor 100. The transition layer 104 may include a buffer layer (e.g., aluminum nitride) deposited directly on or above the substrate 102.


The GaN layer 106 may include source, channel, and drain regions below the source, gate, and drain contacts 108, 110, and 112, respectively. Carrier transport between the source and drain regions in the GaN layer 106 may be controlled by a voltage applied to the gate contact 110. In some embodiments, the GaN layer 106 may have a low defect density because the GaN layer 114 includes the active region of the device. For example the defect density may be less than approximately 108 cm−2.


The GaN layer 106 may include GaN material in any of a variety of forms. For example, the GaN layer 106 may include AlGaN, indium gallium nitride (InGaN), aluminum indium gallium nitride (AlInGaN), gallium arsenide phosphide nitride (GaAsPN), and/or aluminum indium gallium arsenide phosphide nitride (AlInGaAsPN).


The contacts 108, 110, and 112 may be formed above the AlGaN layer 107 to isolate the contacts 108, 110, and 112 from the GaN layer 106. As shown in FIG. 1A, the transistor 100 may include a passivation layer 114 that covers the AlGaN layer 107 while still leaving the contacts 108, 110, and 112 exposed.


It should be appreciated that the transistor 100 may be formed in any of a variety of architectures. For example, the transistor 100 may formed as a depletion-mode, high-electron-mobility transistor (HEMT), a junction field-effect transistor (JFET), a metal-oxide-semiconductor field-effect transistor (MOSFET), a metal-insulator-semiconductor field-effect transistor (MISFET), or a bipolar junction transistor (BJT). Further, the transistor 100 does not need to be a GaN transistor. For example, the transistor 100 may have an active region that comprises silicon and may omit the GaN layer 106 and/or the AlGaN layer 107.


Example Power Transistors


A power transistor may be constructed by forming a plurality of transistors, each like transistor 100 shown in FIGS. 1A and 1B, on a die. As discussed above, the plurality of transistors may be arranged in multiple linear arrays to increase the total gate width of a given power transistor while still allowing the power transistor to be mounted within the same circuit package. A plan view of an example of such a power transistor is shown in FIG. 2A by power transistor 200A. As shown, the power transistor 200A includes linear arrays of contacts 202, gate pads 204, drain pads 206, interconnects 208, and vias 210.


The power transistor 200A includes two linear arrays of contacts 202 that are arranged in parallel. Each of the linear arrays of contacts 202 includes source, gate, and drain contacts 108, 110, and 112, respectively, that are arranged to form a plurality of transistors. For example, each linear array of contacts 202 in the power transistor 200A includes ten sets of source, gate, and drain contacts 108, 110, and 112, respectively, that form ten transistors. The gate, drain, and source contacts 108, 110, and 112, respectively, may have a similar (or same) width as shown in FIG. 2A.


It should be appreciated that the particular dimension of each contact and the number of contacts in the power transistor 200A may vary based on the particular implementation. For example, the number of contacts in each linear array of contacts 202 and/or the number of linear arrays of contacts 202 may be adjusted to change the total gate width of the power transistor 200A and, thereby, change the power rating of the power transistor 200A. In addition (or alternatively), the width of each of the gate contacts 110 may be adjusted to change a gain and power rating of the power transistor 200A.


In some embodiments, contacts of the same type in each linear array of contacts 202 and/or in the entire power transistor 200A may be electrically coupled together. For example, the gate contacts 110 may be electrically coupled together by the interconnects 208. Similarly, the drain contacts 112 may be electrically coupled together by the interconnects 208. The source contacts 108 may be electrically coupled together through a conductive surface of a circuit package when the power transistor 200A is packaged. For example, the source contacts 108 may be electrically coupled to vias 210 that pass through a substrate (e.g., through the substrate 102) of the power transistor 200A. In this example, the substrate of the power transistor 200A may be mounted on a conductive surface of the circuit package. Thereby, the source contacts 108 may be electrically coupled to each other through the interconnects 208, the vias 210, and the conductive surface of the circuit package.


The pads 204 and 206 may facilitate the electrical connection between terminals of a circuit package and the contacts within the power transistor 200A. For example, the gate pad 204 may be electrically coupled to the gate contacts 108 through interconnects 208. In turn, the gate pad 204 may be electrically coupled to a gate terminal of a circuit package by a bonding wire. Similarly, the drain pad 206 may be electrically coupled to the drain contacts 112 by interconnects 208 and electrically coupled to a drain terminal of a circuit package by bonding wires. The particular size and location of the pads 204 and 206 may vary based on the particular implementation of the power transistor 200A and/or the circuit package that the power transistor 200A will be mounted in. For example, the drain pad 206 may be larger than the gate pads 204 (e.g., as shown in FIG. 2A) to enable additional bonding wires to connect the drain terminal to the drain pad 206.


In some embodiments, the source contacts 108 of the power transistor 200A may be electrically coupled to a source terminal of a circuit package without a pad or bonding wires. For example, the source contacts 108 may be electrically coupled by interconnects 208 to vias 210 that pass through the substrate of the power transistor 200A. In this example, the substrate of the power transistor 200A may be mounted to a conductive surface of a circuit package that is electrically coupled to the source terminal. Thereby, the vias 210 (in combination with the metal interconnects 208) may electrically the source contacts 108 to the conductive surface and the source terminal.


It should be appreciated that source contacts 108 may be electrically coupled to a source terminal of a circuit package in a similar fashion as the gate and drain contacts 110 and 112, respectively, in some embodiments. For example, the transistor 200A may further include a source pad that is electrically coupled to the source contacts 108 by interconnects 208. The source pads may be employed to provide an additional connection point to the source contacts 108 or used in-place of the vias 210.


As discussed above, the interconnects 208 may electrically couple various elements within the power transistor 200A. The interconnects 208 may be constructed in a variety of ways and may be formed on any of the layers in the power transistor 200A. For example, the interconnects 208 may be metal interconnects patterned over a substrate (e.g., substrate 102) of the power transistor 200A.


Various alterations may be made to the power transistor 200A without departing from the scope of the present disclosure. For example, each of the two large linear arrays of contacts 202 shown in FIG. 2A may each be divided into two smaller linear arrays of contacts that are in line with each other. Dividing up the large linear arrays of contacts may, for example, improve heat dissipation by spreading out the linear arrays of contacts that generate heat. An example of such a power transistor is shown in FIG. 2B by power transistor 200B.


The power transistor 200B divides each of the two linear arrays of contacts 202 shown in FIG. 2A into two smaller linear arrays of contacts 202 that are in-line with each other. Thereby, the power transistor 200B includes four linear arrays of contacts 202. Further, the power transistor 200B divides the single drain pad 206 in FIG. 2A into two smaller drain pads 206 and adds an additional gate pad 204 between the two drain pads 206. Each of the drain pads 206 in power transistor 200B may be electrically coupled to the drain contacts 112 in two of the four linear arrays of contacts 202.


As shown in FIGS. 2A and 2B, the pads 204 and/or 206 may be placed between linear arrays of contacts 202. In some embodiments, the pads 204 and 206 may be placed, instead, on opposing sides of the linear arrays of contacts 202 as shown in FIG. 2C by power transistor 200C. As shown, the gate pad 204 is on a first side of the linear arrays of contacts 202 and the drain pad 206 is on a second side of the linear arrays of contacts 202 that is opposite the first side.


As described above, the source contacts 108 may be electrically coupled to a source terminal of a circuit package through vias 210. In FIG. 2C, the vias 210 are placed in the source contacts 108 to electrically couple the source contacts 108 to a conductive surface in the circuit package. Thereby, the interconnects 208 between the source contacts 108 and the vias 210 may be omitted.


In some embodiments, the drain contact 112 may have a different width than the source contacts 108 or the gate contacts 110. For example, the drain contact 112 may have a width that is at least two times larger than the width of the gate contacts 110. As shown in FIG. 2C, employing a longer drain contact 112 may allow a single drain contact 112 to be shared across multiple linear arrays of contacts. Further, the shared drain contact 112 allows the drain pad 206 to be electrically coupled to the drain contact 112 with a direct interconnect 208.


The gate pad 204 in FIG. 2C may be coupled to the gate contacts 110 by interconnects 208 and/or nodes 212. As shown, interconnects 208 may be placed directly between the gate contacts 110 in the linear array of contacts 202 that is proximate the gate pad 204. The interconnects 208 may electrically couple the gate contacts 110 that are in the linear array of contacts 202 that is distal from the gate pad 204 through a node 212. For example, one interconnect 208 may be formed over the source contact 108 (without making an electrical connection to the source contact 108) and electrically couple the node 212 to the gate pad 204. Additional interconnects 208 may electrically couple the node 212 to gate contacts 110 in the linear array of contacts that is distal from the gate pad 204. As shown, the node 212 may be placed between the linear arrays of contacts 202 and be electrically coupled to a pair of gate contacts 110.


It should be appreciated that the interconnects 208 may be arranged in any suitable way to couple the gate pad 204 to the source contacts 108. For example, the interconnects 208 may be routed under or around the source contacts 108 to reach the node 212. Further, the direct interconnects 208 between the gate pad 204 and the gate contacts 110 in the linear array of contacts 202 that is proximate the gate pad 204 may be replaced with interconnects 208 between those gate contacts 110 and the node 212. An example of such a power transistor is shown in FIG. 2D by power transistor 200D. As shown, the gate pads 204 are electrically coupled to all of the gate contacts 110 through the nodes 212. In particular, each node 212 is now electrically coupled to four gate contacts 110 including two gate contacts 110 from each of the two linear arrays of contacts 202.


In some embodiments, a power transistor may be constructed with more than two linear arrays of contacts in parallel. For example, the power transistor 200C may be extended to include three or more linear arrays of contacts. An example of such a power transistor is shown in FIG. 3 by power transistor 300. As shown, the power transistor 300 includes three linear arrays of contacts 202 arranged in parallel between the gate pad 204 and the drain pad 206. The gate pad 204 may be electrically coupled to the gate contacts 110 in the first linear array of contacts 202 that is proximate the gate pad 204 by direct interconnects 208. The gate contacts 110 in the second linear array of contacts 202 in the middle of the three linear arrays of contacts 202 may be electrically coupled by interconnects 208 to a first node 212 that is between the first and second linear arrays of contacts 202. The first node 212 may be, in turn, electrically coupled to the gate pad 204 by interconnects 208. The gate contacts 110 in the third linear array of contacts 202 that is distal from the gate pad 204 may be electrically coupled by interconnects 208 to a second node 212 that is between the second and third linear arrays of contacts 202. The second node 212 may be, in turn, electrically coupled to the first node 212 and the gate pad 204 by interconnects 208.


Having described various possible implementations of a power transistor with multiple linear arrays of contacts, it should be appreciated that still yet more implementations may be constructed. For example, the power transistor may include additional pads, different pad locations, different arrangements of interconnects, and/or additional linear arrays of contacts.


Example Packaged Power Transistors


The power transistors described above with reference to FIGS. 2A-3 may be mounted in a circuit package to, for example, protect the power transistor from the environment and/or dissipate heat from the power transistor during operation. An example of such a packaged power transistor is shown in FIGS. 4A and 4B by packaged power transistor 400. FIG. 4A shows the underside of the packaged power transistor 400 and FIG. 4B shows the topside of the packaged power transistor 400. As shown, the packaged power transistor 400 includes a power transistor 402 mounted to a conductive surface 407 in an enclosure 408. The packaged power transistor further includes a gate terminal 412, a drain terminal 414, and a source terminal 416 that may be attached to the enclosure 408. The power transistor 402 may include gate pads 404 coupled to the gate terminal 412 by bonding wires 410 in addition to drain pads 406 coupled to the drain terminal 414 by bonding wires 410.


The power transistor 402 may include a plurality of transistors arranged in multiple linear arrays, such as power transistors 200A, 200B, 200C, 200D, and 300 described above. The gate contacts of these transistors may be electrically coupled to the gate pad 404. Similarly, the drain contacts of these transistors may be electrically coupled to the drain pad 406. The source contacts of these transistors may be electrically coupled to the conductive surface 407 through vias, such as vias 210 shown in FIGS. 2A-3. It should be appreciated that the particular location, number, and type of pads on the power transistor 402 may vary based on the particular implementation. For example, the power transistor 402 may include a source pad and/or include a different number of drain pads.


The power transistor 402 may be electrically coupled to the gate, drain, and source terminals 412, 414, and 416, respectively. For example, the gate pads 404 on the power transistor 402 may be electrically coupled the gate terminal 412 by bonding wires 410. Similarly, the drain pads 408 may be electrically coupled to the drain terminal 414 by bonding wires 410. As discussed above, the source contacts in the power transistor 402 may be electrically coupled to the conductive surface 407 through vias in the power transistor 402. The conductive surface 407 may be, in turn, electrically coupled to the source terminal 416. For example, the conductive surface 407 may be integral with the source terminal 416. Thereby, the source contacts may be electrically coupled to the source terminal 416 without the use of bonding wires and/or a source pad.


It should be appreciated that additional components may be placed in the enclosure 408 and/or be included in the packaged power transistor 400 that are not shown. For example, the packaged power transistor may further include a matching network with various capacitive elements to improve the performance of the packaged power transistor 400 in a device, such as an RF amplifier.


CONCLUSION

The terms “approximately” and “about” may be used to mean within ±20% of a target dimension in some embodiments, within ±10% of a target dimension in some embodiments, within ±5% of a target dimension in some embodiments, and yet within ±2% of a target dimension in some embodiments. The terms “approximately” and “about” may include the target dimension.


When using the terms “on,” “adjacent,” or “over” in to describe the locations of layers or structures, there may or may not be one or more layers of material between the described layer and an underlying layer that the layer is described as being on, adjacent to, or over. When a layer is described as being “directly” or “immediately” on, adjacent to, or over another layer, no intervening layer is present. When a layer is described as being “on” or “over” another layer or substrate, it may cover the entire layer or substrate, or a portion of the layer or substrate. The terms “on” and “over” are used for ease of explanation relative to the illustrations, and are not intended as absolute directional references. A device may be manufactured and implemented in other orientations than shown in the drawing (for example, rotated about a horizontal axis by more than 90 degrees).


The technology described herein may be embodied as a method, of which at least some acts have been described. The acts performed as part of the method may be ordered in any suitable way. Accordingly, embodiments may be constructed in which acts are performed in an order different than described, which may include performing some acts simultaneously, even though described as sequential acts in illustrative embodiments. Additionally, a method may include more acts than those described, in some embodiments, and fewer acts than those described in other embodiments.


Having thus described at least one illustrative embodiment of the invention, various alterations, modifications, and improvements will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be within the spirit and scope of the invention. Accordingly, the foregoing description is by way of example only and is not intended as limiting. The invention is limited only as defined in the following claims and the equivalents thereto.

Claims
  • 1. A power transistor comprising: a first linear array of source contacts;a second linear array of source contacts; anda linear array of common drain contacts shared between the first linear array of source contacts and the second linear array of source contacts, wherein: the second linear array of source contacts is separated from the first linear array of source contacts; anda common drain contact among the linear array of common drain contacts extends along a width of the first linear array of source contacts, between the first linear array of source contacts and the second linear array of source contacts, and along a width of the second linear array of source contacts, such that a width of the common drain contact is larger than a combined width of the first linear array of source contacts and the second linear array of source contacts.
  • 2. The power transistor of claim 1, further comprising a third linear array of source contacts that is separated from the first linear array of source contacts and the second linear array of source contacts.
  • 3. The power transistor of claim 1, wherein the power transistor comprises a gallium nitride transistor.
  • 4. The power transistor of claim 1, further comprising a drain pad electrically coupled to the linear array of common drain contacts.
  • 5. The power transistor of claim 1, further comprising: a first linear array of gate contacts, each gate contact among the first linear array of gate contacts extending between a respective source contact among the first linear array of source contacts and a respective drain contact among the linear array of common drain contacts; anda second linear array of gate contacts, each gate contact among the second linear array of gate contacts extending between a respective source contact among the second linear array of source contacts and a respective drain contact among the linear array of common drain contacts.
  • 6. The power transistor of claim 5, further comprising: a gate pad; anda plurality of gate interconnects that couple the first linear array of gate contacts and the second linear array of gate contacts to the gate pad.
  • 7. The power transistor of claim 6, further comprising: a gate interconnect node between the first linear array of source contacts and the second linear array of source contacts, wherein:at least one gate interconnect among the plurality of gate interconnects extends to the gate interconnect node.
  • 8. The power transistor of claim 7, further comprising: a gate interconnect node between the first linear array of source contacts and the second linear array of source contacts, wherein:the at least one gate interconnect extends over a source contact among the first linear array of source contacts to the gate interconnect node.
  • 9. The power transistor of claim 1, further comprising at least one via that passes through a substrate and is electrically coupled to at least one source contact among the first linear array of source contacts and the second linear array of source contacts.
  • 10. The power transistor of claim 1, further comprising: an enclosure comprising a plurality of terminals; andat least one bonding wire electrically coupled between a drain contact pad and at least one terminal among the plurality of terminals.
  • 11. A power transistor comprising: a first linear array of contacts;a second linear array of contacts; anda linear array of common drain contacts shared between the first linear array of contacts and the second linear array of contacts, wherein: the second linear array of contacts is separated from the first linear array of contacts; anda common drain contact among the linear array of common drain contacts extends along a width of the first linear array of contacts, between the first linear array of contacts and the second linear array of contacts, and along a width of the second linear array of contacts, such that a width of the common drain contact is larger than a combined width of the first linear array of contacts and the second linear array of contacts.
  • 12. The power transistor of claim 11, further comprising a third linear array of contacts that is separated from the first linear array of contacts and the second linear array of contacts.
  • 13. The power transistor of claim 11, wherein the power transistor comprises a gallium nitride transistor.
  • 14. The power transistor of claim 11, further comprising a drain pad electrically coupled to the linear array of common contacts.
  • 15. The power transistor of claim 11, further comprising: a first linear array of gate contacts, each gate contact among the first linear array of gate contacts extending between a respective contact among the first linear array of contacts and a respective common drain contact among the linear array of common contacts; anda second linear array of gate contacts, each gate contact among the second linear array of gate contacts extending between a respective contact among the second linear array of contacts and a respective common drain contact among the linear array of common drain contacts.
  • 16. The power transistor of claim 15, further comprising: a gate pad; anda plurality of gate interconnects that couple the first linear array of gate contacts and the second linear array of gate contacts to the gate pad.
  • 17. The power transistor of claim 16, further comprising: a gate interconnect node between the first linear array of contacts and the second linear array of contacts, wherein:at least one gate interconnect among the plurality of gate interconnects extends to the gate interconnect node.
  • 18. The power transistor of claim 17, further comprising: a gate interconnect node between the first linear array of contacts and the second linear array of contacts, wherein:the at least one gate interconnect extends over a contact among the first linear array of contacts to the gate interconnect node.
  • 19. The power transistor of claim 11, further comprising at least one via that passes through a substrate and is electrically coupled to at least one contact among the first linear array of contacts and the second linear array of contacts.
  • 20. The power transistor of claim 11, further comprising: an enclosure comprising a plurality of terminals; andat least one bonding wire electrically coupled between a drain contact pad and at least one terminal among the plurality of terminals.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. Non-Provisional application Ser. No. 16/165,261, titled HIGH POWER TRANSISTORS,” filed Oct. 19, 2018, which is a continuation of U.S. Non-Provisional application Ser. No. 15/233,556, titled HIGH POWER TRANSISTORS,” filed Aug. 10, 2016, now U.S. Pat. No. 10,134,658, the entire disclosure of each of which applications are hereby incorporated herein by reference.

US Referenced Citations (104)
Number Name Date Kind
4842699 Hua et al. Jun 1989 A
4910583 Behr et al. Mar 1990 A
4985742 Pankove Jan 1991 A
5122845 Manabe et al. Jun 1992 A
5192987 Khan et al. Mar 1993 A
5200641 Kosaki Apr 1993 A
5239188 Takeuchi et al. Aug 1993 A
5296395 Khan et al. Mar 1994 A
5389571 Takeuchi et al. Feb 1995 A
5393993 Edmond et al. Feb 1995 A
5438212 Okaniwa Aug 1995 A
5449930 Zhou Sep 1995 A
5519252 Soyano et al. May 1996 A
5523589 Edmond et al. Jun 1996 A
5703399 Majumdar et al. Dec 1997 A
5739554 Edmond et al. Apr 1998 A
5741724 Ramdani et al. Apr 1998 A
5760426 Marx et al. Jun 1998 A
5796165 Yoshikawa et al. Aug 1998 A
5838706 Edmond et al. Nov 1998 A
5864171 Yamamoto et al. Jan 1999 A
5874747 Redwing et al. Feb 1999 A
5905275 Nunoue et al. May 1999 A
5928421 Yuri et al. Jul 1999 A
5982000 Leighton et al. Nov 1999 A
6045626 Yano et al. Apr 2000 A
6051849 Davis et al. Apr 2000 A
6060331 Shakouri et al. May 2000 A
6060730 Tsutsui May 2000 A
6064082 Kawai et al. May 2000 A
6069394 Hashimoto et al. May 2000 A
6084895 Kouchi et al. Jul 2000 A
6121121 Koide Sep 2000 A
6121634 Saito et al. Sep 2000 A
6153010 Kiyoku et al. Nov 2000 A
6177688 Linthicum et al. Jan 2001 B1
6201262 Edmond et al. Mar 2001 B1
6236116 Ma May 2001 B1
6239033 Kawai May 2001 B1
6255198 Linthicum et al. Jul 2001 B1
6261929 Gehrke et al. Jul 2001 B1
6265289 Zheleva et al. Jul 2001 B1
6291880 Ogawa et al. Sep 2001 B1
6346728 Inoue Feb 2002 B1
6355497 Romano et al. Mar 2002 B1
6380108 Linthicum et al. Apr 2002 B1
6403451 Linthicum et al. Jun 2002 B1
6426512 Ito et al. Jul 2002 B1
6441393 Goetz et al. Aug 2002 B2
6486502 Sheppard et al. Nov 2002 B1
6489636 Goetz et al. Dec 2002 B1
6586781 Wu et al. Jul 2003 B2
6611002 Weeks et al. Aug 2003 B2
6617060 Weeks et al. Sep 2003 B2
6621162 Ishida et al. Sep 2003 B1
6649287 Weeks, Jr. et al. Nov 2003 B2
6956250 Borges et al. Oct 2005 B2
7061080 Jeun et al. Jun 2006 B2
7221042 Bambridge May 2007 B2
8350369 Lee et al. Jan 2013 B2
9252067 Kumar Feb 2016 B1
9960127 Gittemeier May 2018 B2
10134658 Mkhitarian Nov 2018 B2
10700023 Gittemeier Jun 2020 B2
11367674 Mkhitarian Jun 2022 B2
20010002048 Koite et al. May 2001 A1
20010008656 Tischler et al. Jul 2001 A1
20010000733 Tomioka Nov 2001 A1
20010040245 Kawai Nov 2001 A1
20010040247 Ando et al. Nov 2001 A1
20020020341 Marchand et al. Feb 2002 A1
20020030195 Yoshii et al. Mar 2002 A1
20020074552 Weeks, Jr. et al. Jun 2002 A1
20020098693 Kong et al. Jul 2002 A1
20020117681 Weeks et al. Aug 2002 A1
20020117695 Borges et al. Aug 2002 A1
20030102494 Akamine et al. Jun 2003 A1
20060138654 Yoshida Jun 2006 A1
20060205161 Johan et al. Sep 2006 A1
20080157222 Wang Jul 2008 A1
20090108357 Takagi Apr 2009 A1
20110024799 Minoura et al. Feb 2011 A1
20110100681 Kimmich et al. May 2011 A1
20120032190 Takagi Feb 2012 A1
20120091986 Takemae et al. Apr 2012 A1
20130175628 Mcintyre et al. Jul 2013 A1
20130292689 Ju et al. Nov 2013 A1
20140054604 Ritenour Feb 2014 A1
20140191809 Kamiyama et al. Jul 2014 A1
20150035080 Akira et al. Feb 2015 A1
20150076506 Yasumoto et al. Mar 2015 A1
20150179741 Umeda et al. Jun 2015 A1
20150263002 Matsumoto et al. Sep 2015 A1
20150279982 Yamamoto et al. Oct 2015 A1
20150311332 Zhang et al. Oct 2015 A1
20160013179 Miura Jan 2016 A1
20160056150 Nagai et al. Feb 2016 A1
20160233211 Miura et al. Aug 2016 A1
20170126221 Hayashi May 2017 A1
20170317012 Imai et al. Nov 2017 A1
20170338194 Gittemeier Nov 2017 A1
20180047656 Mkhitarian et al. Feb 2018 A1
20190006297 Gittemeier Jan 2019 A1
20190214330 Mkhitarian et al. Jul 2019 A1
Foreign Referenced Citations (55)
Number Date Country
1748290 Mar 2006 CN
102479768 May 2012 CN
102612753 Jul 2012 CN
103855216 Jun 2014 CN
104143973 Nov 2014 CN
104347579 Feb 2015 CN
204836090 Dec 2015 CN
104704616 Apr 2017 CN
104617092 Jun 2018 CN
19931300 Feb 2000 DE
0079265 May 1983 EP
0293630 Dec 1988 EP
0563873 Oct 1993 EP
0740376 Oct 1996 EP
0804054 Oct 1997 EP
0852416 Jul 1998 EP
0951055 Oct 1999 EP
1085594 Mar 2001 EP
2167271 Aug 1973 FR
2381388 Sep 1978 FR
2809534 Nov 2001 FR
1599852 Oct 1981 GB
S58-079773 May 1983 JP
H01-149461 Jun 1989 JP
H04-163970 Jun 1992 JP
S59-163865 Sep 1994 JP
H07-202325 Aug 1995 JP
H09-326534 Dec 1997 JP
H10-051065 Feb 1998 JP
H10-135519 May 1998 JP
H10-189800 Jul 1998 JP
H10-242377 Sep 1998 JP
H10-242584 Sep 1998 JP
H10-321909 Dec 1998 JP
H11-087526 Mar 1999 JP
H11-150228 Jun 1999 JP
2000-114275 Apr 2000 JP
2000-133842 May 2000 JP
2000-261035 Sep 2000 JP
2000-277441 Oct 2000 JP
2002110988 Apr 2002 JP
2004-288948 Oct 2004 JP
2007243018 Sep 2007 JP
2009111016 May 2009 JP
2015032600 Feb 2015 JP
0033365 Jun 2000 WO
0137327 May 2001 WO
0143174 Jun 2001 WO
0147002 Jun 2001 WO
0159819 Aug 2001 WO
0193310 Dec 2001 WO
03037048 May 2003 WO
2015028839 Mar 2015 WO
2016098374 Jun 2016 WO
2018031076 Feb 2018 WO
Non-Patent Literature Citations (22)
Entry
International Search Report and Written Opinion for International Application No. PCT/US2016/049813, dated Feb. 15, 2017.
Written Opinion of the International Preliminary Examining Authority for International Application No. PCT/US2016/049813, dated Apr. 6, 2018.
Ch. II International Preliminary Report on Patentability for International Application No. PCT/US2016/049813, dated Sep. 19, 2018.
International Search Report and Written Opinion for International Application No. PCT/US2017/024279, dated Jul. 12, 2017.
Written Opinion of the International Preliminary Examining Authority for International Application No. PCT/US2017/024279, dated Jul. 13, 2018.
Ch. II International Preliminary Report on Patentability for International Application No. PCT/US2017/024279, dated Nov. 6, 2018.
International Search Report and Written Opinion for International Application No. PCT/US2019/045340, dated Jan. 2, 2020.
European Search Report dated Jul. 14, 2020 for European Patent Application No. 20170686.8.
Chinese Office Action for Application No. 201780062199.2 dated Jul. 29, 2021.
Intemational Search Report for Application No. 201780062199.2 dated Jul. 29, 2021.
Chinese Office Action for Application No. 201780062199.2 dated Mar. 29, 2022.
Invitation to Pay Additional Fees for International Application No. PCT/US2019/045340, dated Oct. 29, 2019.
International Search Report for International Application No. PCT/US2002/005182, dated Oct. 23, 2002.
International Preliminary Examination Report for International Application No. PCT/US2002/005182, dated May 12, 2003.
Extended European Search Report for European Application No. 15154907.8, dated Jun. 17, 2015.
Extended European Search Report for European Application No. 19172826.0, dated Sep. 23, 2019.
International Search Report for International Application No. PCT/US2002/005460, dated Sep. 16, 2002.
International Preliminary Examination Report for International Application No. PCT/US2002/005460, dated May 7, 2003.
Extended European Search Report for European Application No. 19173082.9, dated Sep. 25, 2019.
Ishikawa et al., High-Quality GaN on Si Substrate Using AlGaN/AlN Intermediate Layer. Phys Stat Sol A. 1999;176:599-603.
Semond et al., GaN grown on Si(l 11) substrate: from two-dimensional growth to quantum well assessment. Appl Phys Lett. 1999;75(1):82-4.
Office Action in JP Application No. 2019-507766, dated Nov. 4, 2020, with Translation.
Related Publications (1)
Number Date Country
20220262709 A1 Aug 2022 US
Continuations (2)
Number Date Country
Parent 16165261 Oct 2018 US
Child 17662138 US
Parent 15233556 Aug 2016 US
Child 16165261 US