Claims
- 1. A transistor, comprising a semiconductor channel disposed (i) nearby a gate configured to control conductance within the channel and (ii) in an electrical path between a source and a drain, at least one of which is made of a metal, wherein the channel and whichever of the source and/or the drain is/are made of the metal is/are separated by an interface layer so as to form a channel—interface layer—source/drain junction in which a Fermi level of the semiconductor channel is depinned in a region near the junction and the junction has a specific contact resistance of less than approximately 1000 Ω-μm2.
- 2. The transistor of claim 1 wherein the semiconductor channel is made of one of Si, Ge, SiGe, SiGeC, or siC.
- 3. The transistor of claim 1 wherein the metal comprises one of a pure metal, an alloy, or a refractory metal.
- 4. The transistor of claim 1 wherein the metal comprises aluminum.
- 5. The transistor of claim 1 wherein the specific contact resistance is less than or equal to approximately 100 Ω-μm2.
- 6. The transistor of claim 1 wherein the specific contact resistance is less than or equal to approximately 50 Ω-μm2.
- 7. The transistor of claim 1 wherein the specific contact resistance is less than or equal to approximately 10 Ω-μm2.
- 8. The transistor of claim 1 wherein the specific contact resistance is less than or equal to approximately 1 Ω-μm2.
- 9. The transistor of claim 1 wherein the interface layer includes a passivating material.
- 10. The transistor of claim 9 wherein the passivating material comprises one or more of a nitride of the semiconductor of the channel, a fluoride of the semiconductor of the channel, an oxide of the semiconductor of the channel, an oxynitride of the semiconductor of the channel, a hydride of the semiconductor of the channel and/or an arsenide of the semiconductor of the channel.
- 11. The transistor of claim 10 wherein the interface layer consists essentially of an amount of passivating material sufficient to terminate enough dangling bonds of a surface of the semiconductor channel so as to achieve chemical stability of the surface.
- 12. The transistor of claim 10 wherein the interface layer consists essentially of a monolayer configured to depin the Fermi level of the semiconductor of the channel.
- 13. The transistor of claim 12 wherein the interface layer has a thickness sufficient to reduce effects of metal-induced gap states in the semiconductor channel.
- 14. The transistor of claim 9 wherein the interface layer further includes a separation layer.
- 15. The transistor of claim 14 wherein the separation layer has a thickness sufficient to reduce effects of metal-induced gap states in the semiconductor channel.
- 16. The transistor of claim 1 wherein the semiconductor channel is separated from the gate by a dielectric.
- 17. A method, comprising:
forming, on one or more surfaces of a semiconductor channel of a transistor, an interface layer; and forming, on one or more surfaces of the interface layer opposite the semiconductor channel, a source or drain terminal for the transistor so as to create a channel—interface layer—source/drain junction in which a Fermi level of the semiconductor channel is depinned in a region near the junction and the junction has a specific contact resistance of less than approximately 1000 Ω-μm2.
- 18. The method of claim 17 wherein the semiconductor channel is formed by removing a portion of a semiconductor substrate that is not protected by a mask created at least in part by a gate structure formed above the semiconductor channel.
- 19. The method of claim 17 wherein the specific contact resistance is less than or equal to approximately 100 Ω-μm2.
- 20. The method of claim 17 wherein the specific contact resistance is less than or equal to approximately 50 Ω-μm2.
- 21. The method of claim 17 wherein the specific contact resistance is less than or equal to approximately 10 Ω-μm2.
- 22. The method of claim 17 wherein the specific contact resistance is less than or equal to approximately 1 Ω-μm2.
- 23. The method of claim 17 wherein the semiconductor channel is made of one of Si, Ge, SiGe, SiGeC, or sic.
- 24. The method of claim 23 wherein the gate is formed on a oxide layer disposed over the semiconductor channel.
- 25. The method of claim 24 wherein the oxide layer comprises a dielectric layer sufficiently thick enough to provide only capacitive coupling between the gate and the semiconductor channel.
- 26. The method of claim 24 wherein the oxide layer is formed over the semiconductor substrate by oxidizing the substrate.
- 27. The method of claim 26 wherein the gate is formed on the oxide layer by depositing a layer of metal on the oxide layer and removing a portion of the deposited layer of metal based on a lithographic exposure.
- 28. The method of claim 25 wherein the source or drain terminal is formed from a seed layer created by anisotropically depositing seed layer material on the semiconductor substrate.
- 29. The method of claim 27 wherein the interface layer is formed by covalently bonding at least a monolayer of a passivation material to the semiconductor channel.
- 30. The method of claim 29 wherein the passivation material comprises one or more of a nitride of the semiconductor channel, a fluoride of the semiconductor channel, an oxide of the semiconductor channel, an oxynitride of the semiconductor channel, a hydride of the semiconductor channel and/or an arsenide of the semiconductor channel.
- 31. The method of claim 29 wherein the interface layer includes a separation layer comprising a material different than the passivation material.
- 32. The method of claim 31 wherein the material that makes up the separation layer comprises an oxide of the semiconductor channel.
- 33. The method of claim 17 wherein the interface layer comprises an amount of a passivation material sufficient to terminate all or a sufficient number of dangling bonds of the one or more surfaces of the semiconductor channel to achieve chemical stability of the one or more surfaces.
- 34. An electrical system comprising a circuit coupled to a transistor having a semiconductor channel disposed nearby a gate and in an electrical path between a source and a drain, at least one of which is made of a metal, wherein the channel and whichever of the source and/or the drain is/are made of the metal is/are separated by an interface layer so as to form a channel—interface layer—source/drain junction in which a Fermi level of the semiconductor channel is depinned in a region near the junction and the junction has a specific contact resistance of less than approximately 1000 Ω-μm2.
- 35. The electrical system of claim 34 wherein the semiconductor channel is separated from the gate by a dielectric.
- 36. The electrical system of claim 35 wherein the specific contact resistance is less than or equal to approximately 100 Ω-μm2.
- 37. The electrical system of claim 35 wherein the specific contact resistance is less than or equal to approximately 50 Ω-μm2.
- 38. The electrical system of claim 35 wherein the specific contact resistance is less than or equal to approximately 10 Ω-μm2.
- 39. The electrical system of claim 35 wherein the specific contact resistance is less than or equal to approximately 1 Ω-μm2.
- 40. The electrical system of claim 35 wherein the semiconductor channel is made of one of Si, Ge, SiGe, SiGeC, or SiC.
- 41. The electrical system of claim 35 wherein the interface layer includes a passivating material.
- 42. The electrical system of claim 41 wherein the interface layer includes a separation layer comprising a material different than the passivation material.
- 43. The electrical system of claim 41 wherein the interface layer has a thickness sufficient to reduce effects of metal-induced gap states in the semiconductor channel.
- 44. The electrical system of claim 41 wherein the interface layer comprises an amount of passivating material sufficient to terminate all or a sufficient number of dangling bonds of the semiconductor channel to achieve chemical stability of a surface of the semiconductor channel in the region near the junction.
- 45. The electrical system of claim 44 wherein amount of passivating material comprises a monolayer.
RELATED APPLICATIONS
[0001] The present application is a continuation-in-part of co-pending U.S. patent application Ser. No. 10/217,758, entitled “Method for Depinning the Fermi Level of a Semiconductor at an Electrical Junction and Devices Incorporating Such Junctions”, by Daniel Grupp and Daniel J. Connelly, filed on Aug. 12, 2002, and assigned to the same assignee as the present application. This patent application is hereby incorporated by reference in its entirety.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10217758 |
Aug 2002 |
US |
Child |
10342576 |
Jan 2003 |
US |