Integrated chip scale packages

Information

  • Patent Grant
  • 10319654
  • Patent Number
    10,319,654
  • Date Filed
    Friday, December 1, 2017
    6 years ago
  • Date Issued
    Tuesday, June 11, 2019
    5 years ago
Abstract
Chip scale package such as a chip scale package having a chip integrated therein to provide an integrated chip scale package.
Description
FIELD OF THE INVENTION

The present invention relates generally to a chip scale package and more particularly but not exclusively to a chip scale package having a chip integrated therein to provide an integrated chip scale package.


BACKGROUND OF THE INVENTION

Current industry approaches to packaging integrated circuits have key deficiencies: first, the packaging approaches currently available are not able to produce passive circuits such as combiners or filters with performance suitable for modern communication systems; and second, these packaging processes result in significant size growth of the chips in all three dimensions. In a typical package, it is necessary for the package to have at least a 1 mm region around the chip in the planar dimensions. In addition, packages with a physical height less than 0.5 mm are difficult to achieve, particularly for parts that require an air cavity above the chip. As a result a semiconductor chip that is 1×1.5 mm in the planar direction and 0.1 mm thick will grow to a packaged part that is at least 3×3.5×0.5 mm, a volume increase of 35× from the bare chip to the packaged chip. This volume can be a key driver in systems such as phased arrays. For example, a 30 GHz phased array with half wavelength element pitch provides a total area of 5×5 mm for each element. While the third axis out of the 5×5 mm plane is not confined, fitting all required parts into the element pitch is a key driver for being able to use a tile based approach in implementing the array. The new approach detailed in the present disclosure solves both of these problems, while also providing improved input/output insertion loss and superior ability to stack packaged parts in the vertical axis.


SUMMARY OF THE INVENTION

In one of its aspects the present invention may provide a packaging approach for enclosing an integrated circuit chip and/or other electronic/Poly Strata® components inside of a package carrier formed by PolyStrata® additive sequential layer build technology. As used herein the examples of the PolyStrata® additive sequential layer build technology by Nuvotronics, Inc. may be found in U.S. Pat. Nos. 7,012,489, 7,148,772, 7,405,638, 7,948,335, 7,649,432, 7,656,256, 8,031,037, 7,755,174, and 7,898,356, the contents of which patents are incorporated herein by reference. The PolyStrata® build technology may be of interest in that it enables a chip to be protected per industry best practices, while also minimizing the size and overhead resulting from more traditional packaging of integrated circuit chips. By directly packaging the chip in a PolyStrata® fabricated carrier, it is possible to create larger integrated modules or systems that contain one or more heterogeneous integrated circuits. The approach detailed here offers physically small package overhead, exceptional performance up to millimeter wave frequencies, and tight coupling between integrated circuits and high performance microwave/millimeter wave passive circuits fabricated using PolyStrata® sequential layer build technology. The PolyStrata® build technology also offers a higher level of performance for transmission lines, filters, couplers, and combiners than either ceramic or soft-board technologies.


In some of its aspects the present invention may address several key challenges and provide a number of advantages. For instance, the present invention may provide higher frequency RF performance, simplified packaging hermeticity, and improved packaging density, such as for wideband and/or millimeter wave phased arrays. For example, a 30 Ghz phased array has an array pitch less than 5 mm, which generally necessitates the use of a slat architecture due to the sizing required for the chip package. Further, when integrated into an active PolyStrata® module (APM), it is possible to connect parts together both vertically and horizontally. As a result, devices and structures of the present invention may leverage a small scale packaging advantage of PolyStrata® sequential layer build technology to create direct high frequency coupling between devices internal to the package with a standard JEDEC external packaging interconnection. This enables high performance coupling to other types of host level packaging. RF interconnects up to 100 GHz with very low insertion loss (less than 0.1 dB) and excellent match (RL better than 20 dB) be designed for most standard interconnects. Full or partial array interconnection which increases package density, shorter RF and DC paths, and higher frequency performance may be provided.


Accordingly, in one of its aspects the present invention may provide a chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body. The continuous stack may include metal. The carrier may include at a selected surface thereof a passageway extending between the exterior and interior of the carrier. The passageway may include a conductive stub extending therethrough, with the stub suspended in the passageway by a dielectric support. The stub and support may cooperate to create a hermetic, or at least partially hermetic, seal at the passageway between the exterior and interior of the carrier. The conductive stub may include a plurality of sequential layers stacked together as a continuous stack. The dielectric support may include a first portion embedded in the conductive stub, and/or may include a second portion embedded in the carrier at the passageway. The dielectric support may include an annular disk and have a shape such as a washer. An electronic chip and/or die may be disposed in the carrier and be electrically connected to the stub. The electronic chip and/or die may be electrically connected to the stub by a wirebond, a solder bump, conductive epoxy, or by other traditional electronic assembly means.


In addition, the chip scale package may include a coaxial connector mounted thereto, and the coaxial connector may include a center conductor electrically connected to the conductive stub and an outer conductor electrically connected to the carrier body. The chip scale package may include a plurality of passageways extending between the exterior and interior of the carrier, the passageways each having a respective conductive stub extending therethrough, each stub suspended in the respective passageway by a dielectric support, each stub and respective support cooperating to create a hermetic seal at the respective passageway between the exterior and interior of the carrier.





BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing summary and the following detailed description of exemplary embodiments of the present invention may be further understood when read in conjunction with the appended drawings, in which:



FIG. 1A schematically illustrates an isometric cut-away view of exemplary chip level packaging in accordance with the present invention;



FIG. 1B schematically illustrates a top of the package of FIG. 1A with the lid removed;



FIG. 1C schematically illustrates a side elevational view of the package of FIG. 1A;



FIG. 1D schematically illustrates an enlarged view of the center conductor aperture region of the package of FIG. 1A;



FIG. 1E schematically illustrates an enlarged view of the center conductor via region similar to that of the package of FIG. 1A but having multiple conductive stubs;



FIG. 2 schematically illustrates a fragmentary side view of the lower portion of the package of FIG. 1A with an exemplary electrical connection (solder ball) of a chip to the package center conductor;



FIG. 3 schematically illustrates a fragmentary side cross-sectional view of an exemplary device structure in accordance with the present invention showing multiple vias having dielectric collars to provide a hermetic seal;



FIG. 4 illustrates the simulated insertion loss and return loss of from the package into the chip for a package as configured in FIG. 1; and



FIG. 5 schematically illustrates a side elevation cross-sectional view of the package of FIG. 2 showing transition from circular LAN pads.





DETAILED DESCRIPTION OF THE INVENTION

Referring now to the figures, wherein like elements are numbered alike throughout, FIGS. 1A-1D schematically illustrate an exemplary integrated chip scale package 100 in accordance with the present invention having a carrier 110 with a chip 140 integrally mounted therein with the carrier 110 sealed by a lid 160. The carrier 110 may include a plurality of layers of a material, such as a metal, which may be laid down as a plurality of sequentially deposited layers using PolyStrata® sequential layer build technology. The carrier may include one or more apertures 112 disposed at a selected surface thereof, the apertures 112 extending through a wall of the carrier to permit communication between, or pass power between, the interior and exterior of the carrier 110. One or more conductive stubs 130 may be provided in each aperture 112 to permit electrical communication between the interior and exterior of the carrier 110 and package 100. The conductive stubs 130 may be suspended within the apertures 112 by insulative dielectric materials 120 to prevent direct contact with, and prevent electrical communication between, the conductive stubs 130 and the carrier 110 in the region of the apertures 112. (A multiplicity of conductive stubs 230 may be suspended within the apertures of a carrier 210 by insulative dielectric materials 220, FIG. 3.) The conductive stubs 130 may include a plurality of sequentially deposited layers using Poly Strata® sequential layer build technology. The dielectric material 120 may also be provided as part of the PolyStrata® sequential layer build process. The dielectric material 120 may include a ceramic material such as alumina, or a glass such as Corning 7070 or 3D photo imaged glass. The dielectric material 120 may be kept thin in a range from 50 to 75 micrometers in height.


The dielectric material 120 may be provided in the form of an annular disk, such as in the shape of a washer, where the outer periphery of the dielectric material 120 may be embedded in the carrier 110 and the inner portion of the dielectric material 120 may be embedded in the conductive stubs 130. Thus, the dielectric materials 120 may be structured and positioned to provide a hermetic seal about the conductive stubs 130, in turn hermetically sealing the apertures 112. With the addition of a lid 160 to the carrier 110, a hermetically sealed integrated chip scale package 100 may be provided.


The chip 140 may electrically communicate with the conductive stubs 130 via one or more wirebonds 152 which may be electrically connected to a microstrip line 150 of the chip 140, FIG. 1B. Such a configuration may be particularly suitable for RF connections through the conductive stubs 130 and aperture 112. RF connections may be designed in conjunction with the wire bonds 152 to provide a suitable match over frequencies from DC through at least 50 GHz in the current design. Further optimization can enable a good match at frequencies up to at least 100 GHz. The transition from the bottom of the conductive stub 130 into a microstrip 150 in the chip 140 can achieve an excellent match up to millimeter wave frequencies. In the preliminary design, simulations show a match better than 22 dB up to 40 GHz and better than 12.5 dB up to 50 GHz. Further tuning can enable a match better than 15 dB up to 100 GHz. For DC applications, multiple conductive stubs 330 may be provided in a single aperture 312 to provide a higher density of conductive stubs, such as a pitch as low as 0.15 mm, FIG. 1E. For the DC aperture 312 multiple conductive stubs 330 can be passed through a single dielectric layer 320.


The chip 140 may be adhered to the carrier 110 via a solder or epoxy 142, and the carrier 110 may serve as a ground, FIG. 1C. The chip 140 may alternatively electrically communicate with the conductive stubs 130 via solder 143, such as by flip-chip mounting, FIG. 2.


One advantage to the approach of the present invention is that the conductive stubs 130, 230 can directly transition into rectangular (or other shaped) coaxial transmission lines, and microwave circuits including couplers, combiners, and filters, fabricated by PolyStrata® sequential layer build technology. An example of this is provided in FIG. 5, where the carrier 110 of FIG. 1A is electrically connected to rectangular coaxial transmission lines 170, 172 via solder 145, rather than directly to the chip 140, to provide a package 500. For instance, a region under the chip 140 may include circuits or lines, or can be solid copper to provide an efficient thermal path below the chip to a host interface. Once the chip 140 is integrated into the Poly Strata® sequential layer build technology carrier 110, the chip/carrier combination can be tested before the lid 160 is sealed allowing for rework if required. This chip/carrier combination can include one or more chips 140.


Once the package 100 has been fabricated and tested, it can be integrated with other components using several techniques. For instance, the package 100 can be directly connectorized using standard RF and DC connectors. These standard connectors can be edge launch or normal launch. However, more compacted methods for assembling multiple packages 100 together may include vertical and planar epoxy connections that can be made directly to printed circuit boards, to additional packages 100, or to other Poly Strata® sequential layer build technology boards.


These and other advantages of the present invention will be apparent to those skilled in the art from the foregoing specification. Accordingly, it will be recognized by those skilled in the art that changes or modifications may be made to the above-described embodiments without departing from the broad inventive concepts of the invention. It should therefore be understood that this invention is not limited to the particular embodiments described herein, but is intended to include all changes and modifications that are within the scope and spirit of the invention as set forth in the claims.

Claims
  • 1. A chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create an at least partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the conductive stub comprises a plurality of sequential layers stacked together as a continuous stack.
  • 2. A chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create an at least partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the dielectric support comprises a first portion embedded in the conductive stub.
  • 3. The chip scale package according to claim 1, wherein the dielectric support comprises a second portion embedded in the carrier at the passageway.
  • 4. The chip scale package according to claim 1, wherein the dielectric support comprises an annular disk.
  • 5. The chip scale package according to claim 1, comprising an electronic chip disposed therein electrically connected to the stub.
  • 6. The chip scale package according to claim 1, comprising a chip disposed therein electrically connected to the stub.
  • 7. The chip scale package according to claim 1, comprising an electronic chip disposed therein electrically connected to the stub by a wirebond.
  • 8. The chip scale package according to claim 1, comprising an electronic chip disposed therein electrically connected to the stub by a solder bump.
  • 9. A chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create an at least partially hermetic seal at the passageway between the exterior and interior of the carrier, comprising a coaxial connector mounted thereto, the coaxial connector comprising a center conductor electrically connected to the conductive stub and comprising an outer conductor electrically connected to the carrier body to provide a coaxial to coaxial connection.
  • 10. The chip scale package according to claim 1, wherein the continuous stacks of the carrier and conductive stub comprise metal.
  • 11. The chip scale package according to claim 1, comprising a lid hermetically sealed thereto to hermetically seal the chip in the carrier.
  • 12. The chip scale package according to claim 1, comprising a plurality of passageways extending between the exterior and interior of the carrier, the passageways each having a respective conductive stub extending therethrough, each stub suspended in the respective passageway by a dielectric support, each stub and respective support cooperating to create a hermetic seal at the respective passageway between the exterior and interior of the carrier.
  • 13. The chip scale package according to claim 1, wherein the passageway comprises a plurality of conductive stubs disposed therein, each stub hermetically sealed in the passageway.
  • 14. A method of forming a chip scale package component, comprising: depositing a plurality of layers, wherein the layers comprise one or more of a conductive material and a dielectric material, thereby forming a structure comprising: a carrier composed of a plurality of sequential layers of the conductive material stacked together as a continuous stack to provide a monolithic conductive carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create a hermetic or partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the conductive stub comprises a plurality of sequential layers stacked together as a continuous stack.
  • 15. The method according to claim 14, comprising electrically connecting an electronic chip to the stub within the interior of the carrier.
  • 16. The method according to claim 15, comprising hermetically sealing a lid onto the carrier to hermetically seal the chip in the carrier.
  • 17. A method of forming a chip scale package component, comprising: depositing a plurality of layers, wherein the layers comprise one or more of a conductive material and a dielectric material, thereby forming a structure comprising: a carrier composed of a plurality of sequential layers of the conductive material stacked together as a continuous stack to provide a monolithic conductive carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create a hermetic or partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the dielectric support comprises a first portion embedded in the conductive stub.
  • 18. The method according to claim 14, wherein the dielectric support comprises a second portion embedded in the carrier at the passageway.
  • 19. The method according to claim 14, wherein the dielectric support comprises an annular disk.
  • 20. The method according to claim 15, wherein the electronic chip is electrically connected to the stub by a wirebond.
  • 21. The method according to claim 15, wherein the electronic chip is electrically connected to the stub by a solder bump.
  • 22. A method of forming a chip scale package component, comprising: depositing a plurality of layers, wherein the layers comprise one or more of a conductive material and a dielectric material, thereby forming a structure comprising: a carrier composed of a plurality of sequential layers of the conductive material stacked together as a continuous stack to provide a monolithic conductive carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create a hermetic or partially hermetic seal at the passageway between the exterior and interior of the carrier, comprising mounting a coaxial connector to the carrier, the coaxial connector comprising a center conductor electrically connected to the conductive stub and comprising an outer conductor electrically connected to the carrier body to provide a coaxial to coaxial connection.
  • 23. The method according to claim 14, wherein the continuous stacks of the carrier and conductive stub comprise metal.
  • 24. The method according to claim 14, wherein the carrier comprises a plurality of passageways extending between the exterior and interior of the carrier, the passageways each having a respective conductive stub extending therethrough, each stub suspended in the respective passageway by a dielectric support, each stub and respective support cooperating to create a hermetic seal at the respective passageway between the exterior and interior of the carrier.
  • 25. The method according to claim 14, wherein the passageway comprises a plurality of conductive stubs disposed therein, each stub hermetically sealed in the passageway.
US Referenced Citations (437)
Number Name Date Kind
731445 Esterly Jun 1903 A
2743505 George May 1956 A
2812501 Sommers Nov 1957 A
2914766 Butler Nov 1959 A
2941688 Chamberlin Jun 1960 A
2997519 Hines Aug 1961 A
3017550 Dickson, Jr. Jan 1962 A
3039175 Dixon, Jr. Jun 1962 A
3119052 Shigeru Jan 1964 A
3140530 Certa Jul 1964 A
3157847 Williams Nov 1964 A
3309632 Trudeau Mar 1967 A
3311966 Henry Apr 1967 A
3335489 Grant Aug 1967 A
3352730 Murch Nov 1967 A
3464855 Quintana Sep 1969 A
3489845 Landron Jan 1970 A
3517847 Guala Jun 1970 A
3526867 Keeler Sep 1970 A
3528102 Rodet Sep 1970 A
3537043 Smith Oct 1970 A
3560896 Essinger Feb 1971 A
3577105 Jones, Jr. May 1971 A
3585272 Shatz Jun 1971 A
3598107 Ishikawa Aug 1971 A
3618203 Pryor Nov 1971 A
3730969 Buttle May 1973 A
3735208 Roswell May 1973 A
3735209 Saddler May 1973 A
3760306 Spinner Sep 1973 A
3775844 Parks Dec 1973 A
3789129 Ditscheid Jan 1974 A
3791858 McPherson Feb 1974 A
3831066 Gabrail Aug 1974 A
3884549 Wang May 1975 A
3925883 Cavalear Dec 1975 A
3938178 Miura Feb 1976 A
3963999 Nakajima Jun 1976 A
4015071 Peet Mar 1977 A
4021789 Furman May 1977 A
4033656 Freehauf Jul 1977 A
4075757 Malm Feb 1978 A
4128697 Simpson Dec 1978 A
4275944 Sochor Jun 1981 A
4298769 Richman Nov 1981 A
4348253 Subbarao Sep 1982 A
4365222 Lampert Dec 1982 A
4382327 Bardens May 1983 A
4414424 Mizoguchi Nov 1983 A
4417393 Becker Nov 1983 A
4437074 Cohen Mar 1984 A
4521755 Carlson Jun 1985 A
4539534 Hudspeth Sep 1985 A
4581301 Michaelson Apr 1986 A
4591411 Reimann May 1986 A
4641140 Heckaman Feb 1987 A
4647878 Landis Mar 1987 A
4661835 Gademann Apr 1987 A
4663497 Reimann May 1987 A
4673904 Landis Jun 1987 A
4677393 Sharma Jun 1987 A
4684181 Massit Aug 1987 A
4700159 Jones Oct 1987 A
4717064 Popielarski Jan 1988 A
4729510 Landis Mar 1988 A
4771294 Wasilousky Sep 1988 A
4771630 Croce Sep 1988 A
4808273 Hua Feb 1989 A
4832461 Yamagishi May 1989 A
4853656 Guillou Aug 1989 A
4856184 Doeling Aug 1989 A
4857418 Schuetz Aug 1989 A
4859806 Smith Aug 1989 A
4876322 Budde Oct 1989 A
4880684 Boss Nov 1989 A
4885662 Bartholomew Dec 1989 A
4893499 Layton Jan 1990 A
4897711 Blonder Jan 1990 A
4909909 Florjancic Mar 1990 A
4915983 Lake Apr 1990 A
4969979 Appelt Nov 1990 A
4975142 Iannacone Dec 1990 A
5025347 Shindo Jun 1991 A
5032897 Mansuria Jul 1991 A
5069749 Gutierrez Dec 1991 A
5072201 Devaux Dec 1991 A
5082339 Linnebach Jan 1992 A
5082366 Tyson Jan 1992 A
5089880 Meyer Feb 1992 A
5098864 Mahulikar Mar 1992 A
5100501 Blumenthal Mar 1992 A
5117753 Mamberer Jun 1992 A
5119049 Heller Jun 1992 A
5177753 Tanaka Jan 1993 A
5191699 Ganslmeier Mar 1993 A
5201987 Hawkins Apr 1993 A
5213511 Sobhani May 1993 A
5227013 Kumar Jul 1993 A
5229549 Yamakawa Jul 1993 A
5231686 Rabinovich Jul 1993 A
5235208 Katoh Aug 1993 A
5259054 Benzoni Nov 1993 A
5262921 Lamers Nov 1993 A
5274484 Mochizuki Dec 1993 A
5287001 Buchmann Feb 1994 A
5289345 Corradetti Feb 1994 A
5291572 Blonder Mar 1994 A
5299939 Walker Apr 1994 A
5307139 Tyson Apr 1994 A
5308442 Taub May 1994 A
5312456 Reed May 1994 A
5327443 Tanaka Jul 1994 A
5334956 Leding Aug 1994 A
5351163 Dawson Sep 1994 A
5381157 Shiga Jan 1995 A
5381596 Ferro Jan 1995 A
5390271 Priest Feb 1995 A
5406235 Hayashi Apr 1995 A
5406423 Hayashi Apr 1995 A
5412748 Furuyama May 1995 A
5430257 Lau Jul 1995 A
5432998 Galasco Jul 1995 A
5448014 Kong Sep 1995 A
5454161 Beilin Oct 1995 A
5459923 Montesano Oct 1995 A
5479540 Boudreau Dec 1995 A
5485039 Fujita Jan 1996 A
5529504 Greenstein Jun 1996 A
5552635 Kim Sep 1996 A
5622588 Weber Apr 1997 A
5622895 Frank Apr 1997 A
5633615 Quan May 1997 A
5682062 Gaul Oct 1997 A
5682124 Suski Oct 1997 A
5712607 Dittmer Jan 1998 A
5713508 Gaynes Feb 1998 A
5724012 Teunisse Mar 1998 A
5727104 Sasaki Mar 1998 A
5740261 Loeppert Apr 1998 A
5742261 Yuki Apr 1998 A
5746868 Abe May 1998 A
5793272 Burghartz Aug 1998 A
5812717 Gilliland Sep 1998 A
5814889 Gaul Sep 1998 A
5847453 Uematsu Dec 1998 A
5860812 Gugliotti Jan 1999 A
5872399 Lee Feb 1999 A
5891354 Lee Apr 1999 A
5898991 Fogel May 1999 A
5903059 Bertin May 1999 A
5915168 Salatino Jun 1999 A
5925206 Boyko Jul 1999 A
5940674 Sachs Aug 1999 A
5961347 Hsu Oct 1999 A
5966291 Baeumel Oct 1999 A
5977842 Brown Nov 1999 A
5978220 Frey Nov 1999 A
5990768 Takahashi Nov 1999 A
6008102 Alford Dec 1999 A
6027630 Cohen Feb 2000 A
6036872 Wood Mar 2000 A
6054252 Lundy Apr 2000 A
6091027 Hesselbom Jul 2000 A
6091603 Daves Jul 2000 A
6094919 Bhatia Aug 2000 A
6101705 Wolfson Aug 2000 A
6110825 Mastromatteo Aug 2000 A
6133631 Belady Oct 2000 A
6139761 Ohkuma Oct 2000 A
6167751 Fraim Jan 2001 B1
6180261 Inoue Jan 2001 B1
6183268 Consoli Feb 2001 B1
6207892 Lucey, Jr. Mar 2001 B1
6207901 Smith Mar 2001 B1
6210221 Maury Apr 2001 B1
6221769 Dhong Apr 2001 B1
6228466 Tsukada May 2001 B1
6228675 Ruby May 2001 B1
6232669 Khoury May 2001 B1
6262477 Mahulikar Jul 2001 B1
6275513 Chang-Hasnain Aug 2001 B1
6294965 Merrill Sep 2001 B1
6329605 Beroz Dec 2001 B1
6350633 Lin Feb 2002 B1
6351027 Giboney Feb 2002 B1
6354747 Irie Mar 2002 B1
6358066 Gilliland Mar 2002 B1
6359333 Wood Mar 2002 B1
6388198 Bertin May 2002 B1
6392158 Caplet May 2002 B1
6422766 Althaus Jul 2002 B1
6439032 Lehmann Aug 2002 B1
6452798 Smith Sep 2002 B1
6457979 Dove Oct 2002 B1
6465747 DiStefano Oct 2002 B2
6466112 Kwon Oct 2002 B1
6477056 Edwards Nov 2002 B1
6514845 Eng Feb 2003 B1
6518165 Yoon Feb 2003 B1
6535088 Sherman Mar 2003 B1
6538312 Peterson Mar 2003 B1
6582992 Poo Jun 2003 B2
6589594 Hembree Jul 2003 B1
6590295 Liao Jul 2003 B1
6600395 Handforth Jul 2003 B1
6603376 Handforth Aug 2003 B1
6611052 Poo Aug 2003 B2
6648653 Huang Nov 2003 B2
6660564 Brady Dec 2003 B2
6662443 Chou Dec 2003 B2
6677248 Kwon Jan 2004 B2
6735009 Li May 2004 B2
6746158 Merrick Jun 2004 B2
6746891 Cunningham Jun 2004 B2
6749737 Cheng Jun 2004 B2
6768205 Taniguchi Jul 2004 B2
6773532 Wolf Aug 2004 B2
6776623 Yunker Aug 2004 B1
6781057 Reznik Aug 2004 B2
6800360 Miyanaga Oct 2004 B2
6800555 Test Oct 2004 B2
6818464 Heschel Nov 2004 B2
6827608 Hall Dec 2004 B2
6831371 Huemoeller Dec 2004 B1
6843107 Newman Jan 2005 B2
6850084 Hembree Feb 2005 B2
6864172 Noma Mar 2005 B2
6868214 Sakata Mar 2005 B1
6888427 Sinsheimer May 2005 B2
6889433 Enomoto May 2005 B1
6914513 Wahlers Jul 2005 B1
6917086 Cunningham Jul 2005 B2
6943452 Bertin Sep 2005 B2
6971913 Chu Dec 2005 B1
6975267 Stenger Dec 2005 B2
6981414 Knowles Jan 2006 B2
6992887 Jairazbhoy Jan 2006 B2
7005750 Liu Feb 2006 B2
7012489 Sherrer Mar 2006 B2
7030712 Brunette Apr 2006 B2
7064449 Lin Jun 2006 B2
7077697 Kooiman Jul 2006 B2
7084722 Goyette Aug 2006 B2
D530674 Ko Oct 2006 S
7116190 Brunker Oct 2006 B2
7129163 Sherrer Oct 2006 B2
7148141 Shim Dec 2006 B2
7148722 Cliff Dec 2006 B1
7148772 Sherrer Dec 2006 B2
7160039 Hargis Jan 2007 B2
7165974 Kooiman Jan 2007 B2
7217156 Wang May 2007 B2
7221048 Daeche May 2007 B2
7222420 Moriizumi May 2007 B2
7239219 Brown Jul 2007 B2
7252861 Smalley Aug 2007 B2
7259640 Brown Aug 2007 B2
7383632 Dittmann Jun 2008 B2
7388388 Dong Jun 2008 B2
7400222 Kwon Jul 2008 B2
7405638 Sherrer Jul 2008 B2
7449784 Sherrer Nov 2008 B2
7478475 Hall Jan 2009 B2
7508065 Sherrer Mar 2009 B2
7532163 Chang May 2009 B2
7555309 Baldor Jun 2009 B2
7575474 Dodson Aug 2009 B1
7579553 Moriizumi Aug 2009 B2
7602059 Nobutaka Oct 2009 B2
7619441 Rahman Nov 2009 B1
7628617 Brown Dec 2009 B2
7629541 Caletka Dec 2009 B2
7633159 Boon Dec 2009 B2
7645147 Dittmann Jan 2010 B2
7645940 Shepherd Jan 2010 B2
7649432 Sherrer Jan 2010 B2
7656256 Houck Feb 2010 B2
7658831 Mathieu Feb 2010 B2
7683842 Engel Mar 2010 B1
7704796 Pagaila Apr 2010 B2
7705456 Hu Apr 2010 B2
7741853 Blakely Jun 2010 B2
7755174 Rollin Jul 2010 B2
7898356 Sherrer Mar 2011 B2
7948335 Sherrer May 2011 B2
8011959 Tsai Sep 2011 B1
8031037 Sherrer Oct 2011 B2
8188932 Worl May 2012 B2
8203207 Getz Jun 2012 B2
8264297 Thompson Sep 2012 B2
8304666 Ko Nov 2012 B2
8339232 Lotfi Dec 2012 B2
8394679 Eaton Mar 2013 B2
8441118 Hua May 2013 B2
8522430 Kacker Sep 2013 B2
8542079 Sherrer Sep 2013 B2
8641428 Light Feb 2014 B2
8674872 Billaud Mar 2014 B2
8742874 Sherrer Jun 2014 B2
8814601 Sherrer Aug 2014 B1
8866300 Sherrer Oct 2014 B1
8888504 Pischler Nov 2014 B2
8993450 Sherrer Mar 2015 B2
9000863 Sherrer Apr 2015 B2
9153863 Nair Oct 2015 B2
9306254 Hovey Apr 2016 B1
9325044 Reid Apr 2016 B2
9410799 Sherrer Aug 2016 B2
9505613 Sherrer Nov 2016 B2
9536843 Takagi Jan 2017 B2
9583856 Sherrer Feb 2017 B2
9633976 Bernstein Apr 2017 B1
9786975 Kocurek Oct 2017 B2
9817199 Sherrer Nov 2017 B2
9888600 Hovey Feb 2018 B2
20010040051 Lipponen Nov 2001 A1
20010045361 Boone Nov 2001 A1
20020030266 Murata Mar 2002 A1
20020037143 Kuhara Mar 2002 A1
20020057883 Malone May 2002 A1
20020075104 Kwon Jun 2002 A1
20020111035 Atobe Aug 2002 A1
20020113296 Cho Aug 2002 A1
20020127768 Badir Sep 2002 A1
20030029729 Cheng Feb 2003 A1
20030034438 Sherrer Feb 2003 A1
20030045085 Williams Mar 2003 A1
20030052755 Barnes Mar 2003 A1
20030071283 Heschel Apr 2003 A1
20030081914 Steinberg May 2003 A1
20030104651 Kim Jun 2003 A1
20030117237 Niu Jun 2003 A1
20030128854 Mullenborn Jul 2003 A1
20030159772 Wolf Aug 2003 A1
20030161026 Qin Aug 2003 A1
20030161133 Fu Aug 2003 A1
20030161363 Wolf Aug 2003 A1
20030161603 Nadeau Aug 2003 A1
20030169983 Branch Sep 2003 A1
20030183920 Goodrich Oct 2003 A1
20030183921 Komobuchi Oct 2003 A1
20030206703 Chiu Nov 2003 A1
20030221968 Cohen Dec 2003 A1
20030222738 Brown Dec 2003 A1
20040000701 White Jan 2004 A1
20040004061 Merdan Jan 2004 A1
20040007468 Cohen Jan 2004 A1
20040007470 Smalley Jan 2004 A1
20040012083 Farrell Jan 2004 A1
20040016942 Miyazawa Jan 2004 A1
20040038586 Hall Feb 2004 A1
20040067604 Ouellet Apr 2004 A1
20040076384 Kato Apr 2004 A1
20040076806 Miyanaga Apr 2004 A1
20040077117 Ding Apr 2004 A1
20040077139 Silverbrook Apr 2004 A1
20040091268 Hogan May 2004 A1
20040101259 Kilian May 2004 A1
20040104460 Stark Jun 2004 A1
20040124961 Aoyagi Jul 2004 A1
20040188822 Hara Sep 2004 A1
20040196112 Welbon Oct 2004 A1
20040240497 Oomori Dec 2004 A1
20040263290 Sherrer Dec 2004 A1
20040264866 Sherrer Dec 2004 A1
20050013977 Wong Jan 2005 A1
20050030124 Okamoto Feb 2005 A1
20050042932 Mok Feb 2005 A1
20050045484 Smalley Mar 2005 A1
20050059204 Heschel Mar 2005 A1
20050110157 Sherrer May 2005 A1
20050111797 Sherrer May 2005 A1
20050135758 Sato Jun 2005 A1
20050141828 Narayan Jun 2005 A1
20050156693 Dove Jul 2005 A1
20050214979 Suzuki Sep 2005 A1
20050230145 Ishii Oct 2005 A1
20050250253 Cheung Nov 2005 A1
20050265722 Gallup Dec 2005 A1
20050286901 Sasser Dec 2005 A1
20060002667 Aronson Jan 2006 A1
20060072883 Kilian Apr 2006 A1
20060094158 Lee May 2006 A1
20060094231 Lane May 2006 A1
20060134939 Oldfield Jun 2006 A1
20060197215 Potter Sep 2006 A1
20060278821 Sherrer Dec 2006 A1
20070002927 Finot Jan 2007 A1
20070065079 Mitamura Mar 2007 A1
20070081770 Fisher Apr 2007 A1
20070115076 Khazanov May 2007 A1
20070262381 Kojima Nov 2007 A1
20070278666 Garcia Dec 2007 A1
20080042142 Sugawara Feb 2008 A1
20080076195 Shiv Mar 2008 A1
20080164573 Basker Jul 2008 A1
20080191817 Sherrer Aug 2008 A1
20080197946 Houck Aug 2008 A1
20080199656 Nichols Aug 2008 A1
20080240656 Rollin Oct 2008 A1
20080265397 Lin Oct 2008 A1
20090004385 Blackwell Jan 2009 A1
20090051476 Tada Feb 2009 A1
20090065907 Haba Mar 2009 A1
20090127698 Rathburn May 2009 A1
20090154972 Tanaka Jun 2009 A1
20090242926 Kimura Oct 2009 A1
20090267096 Kim Oct 2009 A1
20100007016 Oppermann Jan 2010 A1
20100015850 Stein Jan 2010 A1
20100053922 Ebefors Mar 2010 A1
20100109819 Houck May 2010 A1
20100225435 Li Sep 2010 A1
20100259913 Coburn Oct 2010 A1
20100296252 Rollin Nov 2010 A1
20100323551 Eldridge Dec 2010 A1
20110079893 Sherrer Apr 2011 A1
20110123783 Sherrer May 2011 A1
20110123794 Hiller May 2011 A1
20110181376 Vanhille Jul 2011 A1
20110181377 Vanhille Jul 2011 A1
20110210807 Sherrer Sep 2011 A1
20110273241 Sherrer Nov 2011 A1
20120167033 Cases Jun 2012 A1
20120182703 Rendek, Jr. Jul 2012 A1
20120228014 Das Sep 2012 A1
20120233849 Smeys Sep 2012 A1
20130050055 Paradiso Feb 2013 A1
20130127062 Haba May 2013 A1
20130127577 Lotfi May 2013 A1
20130250520 Taniguchi Sep 2013 A1
20140210066 Nagano Jul 2014 A1
20140217570 Hettler Aug 2014 A1
20140252569 Ikuma Sep 2014 A1
20160054385 Suto Feb 2016 A1
20170040657 Kocurek Feb 2017 A1
20170229368 Chiu Aug 2017 A1
Foreign Referenced Citations (97)
Number Date Country
2055116 May 1992 CA
1094450 Nov 1994 CN
1261782 Aug 2000 CN
1261782 Jun 2006 CN
3623093 Jan 1988 DE
0398019 Nov 1990 EP
0430593 Jun 1991 EP
0448713 Oct 1991 EP
0465230 Jan 1992 EP
0485831 May 1992 EP
0590393 Apr 1994 EP
0689071 Dec 1995 EP
0798782 Oct 1997 EP
0845831 Jun 1998 EP
0911111 Apr 1999 EP
0911903 Apr 1999 EP
1002612 May 2000 EP
1061578 Dec 2000 EP
1168021 Jan 2002 EP
1321931 Jun 2003 EP
1333267 Aug 2003 EP
1515364 Mar 2005 EP
1729159 Dec 2006 EP
2086327 Dec 1971 FR
801283 Sep 1958 GB
869933 Jun 1961 GB
905386 Sep 1962 GB
1160871 Aug 1969 GB
2136203 Sep 1984 GB
2265754 Oct 1993 GB
2312551 Oct 1997 GB
2419684 May 2006 GB
60076150 Apr 1985 JP
61179558 Aug 1986 JP
61252651 Nov 1986 JP
H027587 Jan 1990 JP
2053007 Feb 1990 JP
3027587 Feb 1991 JP
4000782 Jan 1992 JP
H041710 Jan 1992 JP
06020930 Jan 1994 JP
H0620930 Jan 1994 JP
H06020705 Jan 1994 JP
H06020766 Jan 1994 JP
H0685510 Mar 1994 JP
H06149483 May 1994 JP
H06302964 Oct 1994 JP
07060844 Mar 1995 JP
H07086693 Mar 1995 JP
H07235803 Sep 1995 JP
06149483 Jan 1996 JP
H10041710 Feb 1998 JP
10170771 Jun 1998 JP
1998163711 Jun 1998 JP
1999086312 Mar 1999 JP
H1186312 Mar 1999 JP
H11295560 Oct 1999 JP
2000311961 Nov 2000 JP
2002510863 Apr 2002 JP
2002176039 Jun 2002 JP
2002533954 Oct 2002 JP
2002341189 Nov 2002 JP
2002357743 Dec 2002 JP
2003032007 Jan 2003 JP
2003046014 Feb 2003 JP
2003078080 Mar 2003 JP
2003249731 Sep 2003 JP
2005506701 Mar 2005 JP
2005136384 May 2005 JP
200667621 Mar 2006 JP
2006128683 May 2006 JP
2007253354 Oct 2007 JP
2007305804 Nov 2007 JP
2008211159 Sep 2008 JP
I244799 Dec 2005 TW
9814813 Apr 1998 WO
9827588 Jun 1998 WO
1998027588 Jun 1998 WO
9950905 Oct 1999 WO
0007218 Feb 2000 WO
0031771 Jun 2000 WO
0039854 Jul 2000 WO
0042464 Jul 2000 WO
0143181 Jun 2001 WO
0206152 Jan 2002 WO
WO-0215423 Feb 2002 WO
02080279 Oct 2002 WO
03034490 Apr 2003 WO
03046630 Jun 2003 WO
03046640 Jun 2003 WO
2004004061 Jan 2004 WO
2004025239 Mar 2004 WO
2005112105 Nov 2005 WO
2006097842 Sep 2006 WO
2009013751 Jan 2009 WO
2010111455 Sep 2010 WO
WO-2011111126 Sep 2011 WO
Non-Patent Literature Citations (177)
Entry
Communication dated Jun. 24, 2011 in the corresponding European Patent Application No. 08151799.7.
European Search Report of corresponding European Application No. EP 08 15 1799 dated Jun. 6, 2008.
European Search Report of corresponding European Application No. 04255517.7-2203.
Kutchovkov et al., “New Fabrication Technology for Wafer-Through Hole Interconnects”, Proceed. SeSens 2001, pp. 813-817.
Linder et al., ‘Fabrication Technology for Wafer Through-Hole Interconnections and Three-Dimensional Stacks of Chips and Wafers’, IEEE, 1994, pp. 349-354.
Nguyen et al., ‘Through-Wafer Copper Electroplating for Three Dimensional Interconnects’, J. Micromech, Microeng. 12 (2002) pp. 395-399.
Ok et al., ‘High Density, High Aspect Ratio Through-Wafer Electrical Interconnect Vias for MEMS Packaging’, IEEE Transactions of Advanced Packaging, vol. 26, No. 3, Aug. 2003, pp. 302-309.
Pham et al., ‘A Novel Micromachining Process Using Pattern Transfer Over Large Topography for RF Silicon Technology’, Proceedings of the SAFE/IEEE workshop, Nov. 2000, pp. 125-128.
Rasmussen et al., ‘Batch Fabrication of Through-Wafer Vias in CMOS Wafers for 3-D Packaging Applications’, IEEE, 2003 Electronic Components and Technology Conference, pp. 634-639.
Rosen et al., ‘Membrane Covered Electrically Isolated Through-Wafer Via Holes’, J. Microetch, Microeng. 11 (2001), pp. 344-347.
Lee et al., ‘Au—In Bonding Below the Eutectic Temperature’, IEEE Transactions on Components, Hybrids and Manufacturing Technology, vol. 16, No. 3, May 1993, pp. 311-316.
Lee et al., ‘High Temperature Tin-Cooper Joints at Low Process Temperature for Stress Reduction’, Thin solid Films 286 (1996), pp. 213-218.
Lee et al., “Advances in Bonding Technology for Electronic Packaging”, Journal of Electronic Packaging, vol. 115, Jun. 1993, pp. 201-207.
Lee et al., “High Temperature Silver-Indium Joints Manufactured at Low Temperature”, Thin Solid Films 366 (2000), pp. 196-201.
European Examination Report dated Mar. 21, 2013 for EP Application No. 07150463.3.
European Search Report of European Application No. 04255516.9 dated Apr. 26, 2005.
Patent Invalidation Search, Nuvotronics, LLC, Aug. 18, 2011, pp. 1-31.
Saito, Y., Fontaine, D., Rollin, J-M., Filipovic, D., ‘Micro-Coaxial Ka-Band Gysel Power Dividers,’ Microwave Opt Technol Lett 52: 474-478, 2010, Feb. 2010.
Official Action dated Mar. 27, 2015 in corresponding Canadian Application No. 2,884,972.
Brown et al., ‘A Low-Loss Ka-Band Filter in Rectangular Coax Made by Electrochemical Fabrication’, submitted to Microwave and Wireless Components Letters, date unknown {downloaded from www.memgen.com, 2004). NPL_1.
Chwomnawang et al., ‘On-chip 3D Air Core Micro-Inductor for High-Frequency Applications Using Deformation of Sacrificial Polymer’, Proc. SPIE, vol. 4334, pp. 54-62, Mar. 2001. NPL_2.
Elliott Brown/MEMGen Corporation, ‘RF Applications of EFAB Technology’, MTT-S IMS 2003, pp. 1-15. NPL_6.
Engelmann et al., ‘Fabrication of High Depth-to-Width Aspect Ratio Microstructures’, IEEE Micro Electro Mechanical Systems (Feb. 1992), pp. 93-98.
European Search Report of Corresponding European Application No. 07 15 0467 dated Apr. 28, 2008.
Frazier et al., ‘M Et ALlic Microstructures Fabricated Using Photosensitive Polyimide Electroplating Molds’, Journal of Microelectromechanical Systems, vol. 2, No. 2, Jun. 1993, pp. 87-94. NPL_8.
H. Guckel, ‘High-Aspect-Ratio Micromachining via Deep X-Ray Lithography’, Proc. of IEEE, vol. 86, No. 8 (Aug. 1998), pp. 1586-1593. NPL_10.
Katehi et al., ‘MEMS and Si Micromachined Circuits for High-Frequency Applications’, IEEE Transactions on Microwave Theory and Techniques, vol. 50, No. 3, Mar. 2002, pp. 858-866. NPL_13.
Lee et al., ‘Micromachining Applications of a High Resolution Ultrathick Photoresist’, J. Vac. Sci. Technol. B 13 (6), Nov./Dec. 1995, pp. 3012-3016. NPL_15.
Loechel et al., ‘Application of Ultraviolet Depth Lithography for Surface Micromachining’, J. Vac. Sci. Technol. B 13 (6), Nov./Dec. 1995, pp. 2934-2939. NPL_16.
Park et al., ‘Electroplated Micro-Inductors and Micro-Transformers for Wireless application’, IMAPS 2002, Denver, CO, Sep. 2002. NPL_18.
Tummala et al.; ‘Microelectronics Packaging Handbook’; Jan. 1, 1989; XP002477031; pp. 710-714. NPL_31.
Yoon et al., ‘3-D Lithography and M et al Surface Micromachining for RF and Microwave MEMs’ IEEE MEMS 2002 Conference, Las Vegas, NV, Jan. 2002, pp. 673-676. NPL_21.
Yoon et al., ‘CMOS-Compatible Surface Micromachined Suspended-Spiral Inductors for Multi-GHz Sillicon RF Ics’, IEEE Electron Device Letters, vol. 23, No. 10, Oct. 2002, pp. 591-593. NPL_22.
Yoon et al., ‘High-Performance Electroplated Solenoid-Type Integrated Inductor (SI2) for RF Applications Using Simple 3D Surface Micromachining Technology’, Int'l Election Devices Meeting, 1998, San Francisco, CA, Dec. 6-9, 1998, pp. 544-547. NPL_23.
Yoon et al., ‘High-Performance Three-Dimensional On-Chip Inductors Fabricated by Novel Micromachining Technology for RF MMIC’, 1999 IEEE MTT-S Int'l Microwave Symposium Digest, vol. 4, Jun. 13-19, 1999, Anaheim, California, pp. 1523-1526. NPL_24.
Yoon et al., ‘Monolithic High-Q Overhang Inductors Fabricated on Silicon and Glass Substrates’, International Electron Devices Meeting, Washington D.C. (Dec. 1999), pp. 753-756. NPL_25.
Yoon et al., ‘Monolithic Integration of 3-D Electroplated Microstructures with Unlimited Number of Levels Using Planarization with a Sacrificial M ET ALlic Mole (PSMm)’, Twelfth IEEE Int'l Conf. on Micro Electro mechanical systems, Orlando Florida, Jan. 1999, pp. 624-629. NPL_26.
Yoon et al., ‘Multilevel Microstructure Fabrication Using Single-Step 3D Photolithography and Single-Step Electroplating’, Proc. of SPIE, vol. 3512, (Sep. 1998), pp. 358-366. NPL_27.
Filipovic et al.; ‘Modeling, Design, Fabrication, and Performance of Rectangular .mu.-Coaxial Lines and Components’; Microwave Symposium Digest, 2006, IEEE; Jun. 1, 2006; pp. 1393-1396.
European Search Report of corresponding European Application No. 08 15 3138 dated Jul. 15, 2008.
Ali Darwish et al.; Vertical Balun and Wilkinson Divider; 2002 IEEE MTT-S Digest; pp. 109-112. NPL_30.
Cole, B.E., et al., Micromachined Pixel Arrays Integrated with CMOS for Infrared Applications, pp. 64-64 (2000). NPL_3.
De Los Santos, H.J., Introduction to Microelectromechanical (MEM) Microwave Systems {pp. 4, 7-8, 13) (1999). NPL_4.
Deyong, C, et al., A Microstructure Semiconductor Thermocouple for Microwave Power Sensors, 1997 Asia Pacific Microwave Conference, pp. 917-919. NPL_5.
Franssila, S., Introduction to Microfabrication, (pp. 8) (2004). NPL_7.
Ghodisian, B., et al., Fabrication of Affordable M ET ALlic Microstructures by Electroplating and Photoresist Molds, 1996, pp. 68-71. NPL_9.
Hawkins, C.F., The Microelectronics Failure Analysis, Desk Reference Edition (2004). NPL_11.
Jeong, Inho et al., ‘High-Performance Air-Gap Transmission Lines and Inductors for Millimeter-Wave Applications’, IEEE Transactions on Microwave Theory and Techniques, Dec. 2002, pp. 2850-2855, vol. 50, No. 12. NPL_12.
Kenneth J. Vanhille et al.; Micro-Coaxial Imedance Transformers; Journal of Latex Class Files; vol. 6; No. 1; Jan. 2007. NPL_29.
Kwok, P.Y., et al., Fluid Effects in Vibrating Micromachined Structures, Journal of Microelectromechanical Systems, vol. 14, No. 4, Aug. 2005, pp. 770-781. NPL_14.
Madou, M.J., Fundamentals of Microfabrication: the Science of Miniaturization, 2d Ed., 2002 (Roadmap; pp. 615-668). NPL_17.
Sedky, S., Post-Processing Techniques for Integrated MEMS (pp. 9, 11, 164) (2006). NPL_19.
Yeh, J.L., et al., Copper-Encapsulated Silicon Micromachined Structures, Journal of Microelectromechanical Systems, vol. 9, No. 3, Sep. 2000, pp. 281-287. NPL_20.
Yoon et al., “High-Performance Electroplated Solenoid-Type Integrated Inductor (S12) for RF Applications Using Simple 3D Surface Micromachining Technology”, Int'l Election Devices Meeting, 1998, San Francisco, CA, Dec. 6-9, 1998, pp. 544-547.
Chance, G.I. et al., “A suspended-membrane balanced frequency doubler at 200GHz,” 29th International Conference on Infrared and Millimeter Waves and Terahertz Electronics, pp. 321-322, Karlsrube, 2004.
Colantonio, P., et al., “High Efficiency RF and Microwave Solid State Power Amplifiers,” pp. 380-395, 2009.
Ehsan, N., “Broadband Microwave Litographic 3D Components,” Doctoral Dissertation 2010.
Ehsan, N. et al., “Microcoaxial lines for active hybrid-monolithic circuits,” 2009 IEEE MTT-S Int. Microwave.Symp. Boston, MA, Jun. 2009.
European Examination Report of corresponding European Patent Application No. 08 15 3144 dated Apr. 6, 2010.
European Examination Report of corresponding European Patent Application No. 08 15 3144 dated Feb. 22, 2012.
European Examination Report of corresponding European Patent Application No. 08 15 3144 dated Nov. 10, 2008.
European Search Report for corresponding EP Application No. 07150463.3 dated Apr. 23, 2012.
European Search Report of corresponding European Patent Application No. 08 15 3144 dated Jul. 2, 2008.
Filipovic, D. et al., “Monolithic rectangular coaxial lines. Components and systems for commercial and defense applications,” Presented at 2008 IASTED Antennas, Radar, and Wave Propagation Conferences, Baltimore, MD, USA, Apr. 2008.
Filipovic, D.S., “Design of microfabricated rectangular coaxial lines and components for mm-wave applications,” Microwave Review, vol. 12, No. 2, Nov. 2006, pp. 11-16.
Immorlica, Jr., T. et al., “Miniature 3D micro-machined solid state power amplifiers,” COMCAS 2008.
Ingram, D.L. et al., “A 427 mW 20% compact W-band InP HEMT MMIC power amplifier,” IEEE RFIC Symp. Digest 1999, pp. 95-98.
International Preliminary Report on Patentability dated Jul. 24, 2012 for corresponding PCT/US2011/022173.
International Preliminary Report on Patentability dated May 19, 2006 on corresponding PCT/US04/06665.
International Search Report dated Aug. 29, 2005 on corresponding PCT/US04/06665.
Jeong, I., et al., “High Performance Air-Gap Transmission Lines and Inductors for Milimeter-Wave Applications”, Transactions on Microwave Theory and Techniques, vol. 50, No. 12, Dec. 2002.
Lukic, M. et al., “Surface-micromachined dual Ka-band cavity backed patch antennas,” IEEE Trans. AtennasPropag., vol. 55, pp. 2107-2110, Jul. 2007.
Oliver, J.M. et al., “A 3-D micromachined W-band cavity backed patch antenna array with integrated rectacoax transition to wave guide,” 2009 Proc. IEEE International Microwave Symposium, Boston, MA 2009.
PwrSoC Update 2012: Technology, Challenges, and Opportunities for Power Supply on Chip, Presentation (Mar. 18, 2013).
Rollin, J.M. et al., “A membrane planar diode for 200GHz mixing applications,” 29th International Conference on Infrared and Millimeter Waves and Terahertz Electronics, pp. 205-206, Karlsrube, 2004.
Rollin, J.M. et al., “Integrated Schottky diode for a sub-harmonic mixer at millimetre wavelengths,” 31st International Conference on Infrared and Millimeter Waves and Terahertz Electronics, Paris, 2006.
Saito et al., “Analysis and design of monolithic rectangular coaxial lines for minimum coupling,” IEEE Trans. Microwave Theory Tech., vol. 55, pp. 2521-2530, Dec. 2007.
Sherrer, D, Vanhille, K, Rollin, J.M., ‘PolyStrata Technology: A Disruptive Approach for 3D Microwave Components and Modules,’ Presentation (Apr. 23, 2010).
Vanhille, K., ‘Design and Characterization of Microfabricated Three-Dimensional Millimeter-Wave Components,’ Dissertation, 2007.
Vanhille, K. et al., ‘Balanced low-loss Ka-band -coaxial hybrids,’ IEEE MTT-S Dig., Honolulu, Hawaii, Jun. 2007.
Vanhille, K. et al., “Ka-Band surface mount directional coupler fabricated using micro-rectangular coaxial transmission lines,” 2008 Proc. IEEE International Microwave Symposium, 2008.
Vanhille, K.J. et al., “Ka-band miniaturized quasi-planar high-Q resonators,” IEEE Trans. Microwave Theory Tech., vol. 55, No. 6, pp. 1272-1279, Jun. 2007.
Vyas R. et al., “Liquid Crystal Polymer (LCP): The ultimate solution for low-cost RF flexible electronics and antennas,” Antennas and Propagation Society, International Symposium, p. 1729-1732 (2007).
Wang, H. et al., “Design of a low integrated sub-harmonic mixer at 183GHz using European Schottky diode technology,” From Proceedings of the 4th ESA workshop on Millimetre-Wave Technology and Applications, pp. 249-252, Espoo, Finland, Feb. 2006.
Wang, H. et al., “Power-amplifier modules covering 70-113 GHz using MMICs,” IEEE Trans Microwave Theory and Tech., vol. 39, pp. 9-16, Jan. 2001.
Written Opinion of the International Searching Authority dated Aug. 29, 2005 on corresponding PCT/US04/06665.
“Multiplexer/LNA Module using PolyStrata®,” GOMACTech-15, Mar. 26, 2015.
“Shiffman phase shifters designed to work over a 15-45GHz range,” phys.org, Mar. 2014. [online: http://phys.org/wire-news/156496085/schiffman-phase-shifters-designed-to-work-over-a-15-45ghz-range.html].
A. Boryssenko, J. Arroyo, R. Reid, M.S. Heimbeck, “Substrate free G-band Vivaldi antenna array design, fabrication and testing” 2014 IEEE International Conference on Infrared, Millimeter, and Terahertz Waves, Tucson, Sep. 2014.
A. Boryssenko, K. Vanhille, “300-GHz microfabricated waveguide slotted arrays” 2014 IEEE International Conference on Infrared, Millimeter, and Terahertz Waves, Tucson, Sep. 2014.
A.A. Immorlica Jr., R. Actis, D. Nair, K. Vanhille, C. Nichols, J.-M. Rollin, D. Fleming, R. Varghese, D. Sherrer, D. Filipovic, E. Cullens, N. Ehsan, and Z. Popovic, “Miniature 3D micromachined solid state amplifiers,” in 2008 IEEE International Conference on Microwaves, Communications, Antennas, and Electronic Systems, Tel-Aviv, Israel, May 2008, pp. 1-7.
B. Cannon, K. Vanhille, “Microfabricated Dual-Polarized, W-band Antenna Architecture for Scalable Line Array Feed,” 2015 IEEE Antenna and Propagation Symposium, Vancouver, Canada, Jul. 2015.
D. Filipovic, G. Potvin, D. Fontaine, C. Nichols, Z. Popovic, S. Rondineau, M. Lukic, K. Vanhille, Y. Saito, D. Sherrer, W. Wilkins, E. Daniels, E. Adler, and J. Evans, “Integrated micro-coaxial Ka-band antenna and array,” GomacTech 2007 Conference, Mar. 2007.
D. Filipovic, G. Potvin, D. Fontaine, Y. Saito, J.-M. Rollin, Z. Popovic, M. Lukic, K. Vanhille, C. Nichols, “Ã?Âμ-coaxial phased arrays for Ka-Band Communications,” Antenna Applications Symposium, Monticello, IL, Sep. 2008, pp. 104-115.
D. Filipovic, Z. Popovic, K. Vanhille, M. Lukic, S. Rondineau, M. Buck, G. Potvin, D. Fontaine, C. Nichols, D. Sherrer, S. Zhou, W. Houck, D. Fleming, E. Daniel, W. Wilkins, V. Sokolov, E. Adler, and J. Evans, “Quasi-planar rectangular μ-coaxial structures for mm-wave applications,” Proc. GomacTech., pp. 28-31, San Diego, Mar. 2006.
D. Sherrer, “Improving electronics' functional density,” MICROmanufacturing, May/Jun. 2015, pp. 16-18.
D.S. Filipovic, M. Lukic, Y. Lee and D. Fontaine, “Monolithic rectangular coaxial lines and resonators with embedded dielectric support,” IEEE Microwave and Wireless Components Letters, vol. 18, No. 11, pp. 740-742, 2008.
E. Cullens, “Microfabricated Broadband Components for Microwave Front Ends,” Thesis, 2011.
E. Cullens, K. Vanhille, Z. Popovic, “Miniature bias-tee networks integrated in microcoaxial lines,” in Proc. 40th European Microwave Conf., Paris, France, Sep. 2010, pp. 413-416.
E. Cullens, L. Ranzani, E. Grossman, Z. Popovic, “G-Band Frequency Steering Antenna Array Design and Measurements,” Proceedings of the XXXth URSI General Assembly, Istanbul, Turkey, Aug. 2011.
E. Cullens, L. Ranzani, K. Vanhille, E. Grossman, N. Ehsan, Z. Popovic, “Micro-Fabricated 130-180 GHz frequency scanning waveguide arrays,” IEEE Trans. Antennas Propag., Aug. 2012, vol. 60, No. 8, pp. 3647-3653.
European Examination Report of EP App. No. 07150463.3 dated Feb. 16, 2015.
Extended EP Search Report for EP Application No. 12811132.5 dated Feb. 5, 2016.
H. Kazemi, “350mW G-band Medium Power Amplifier Fabricated Through a New Method of 3D-Copper Additive Manufacturing,” IEEE 2015.
H. Kazemi, “Ultra-compact G-band 16way Power Splitter/Combiner Module Fabricated Through a New Method of 3D-Copper Additive Manufacturing,” IEEE 2015.
H. Zhou, N. A. Sutton, D. S. Filipovic, “Surface micromachined millimeter-wave log-periodic dipole array antennas,” IEEE Trans. Antennas Propag., Oct. 2012, vol. 60, No. 10, pp. 4573-4581.
H. Zhou, N. A. Sutton, D. S. Filipovic, “Wideband W-band patch antenna,” 5th European Conference on Antennas and Propagation , Rome, Italy, Apr. 2011, pp. 1518-1521.
H. Zhou, N.A. Sutton, D. S. Filipovic, “W-band endfire log periodic dipole array,” Proc. IEEE-APS/URSI Symposium, Spokane, WA, Jul. 2011, pp. 1233-1236.
Horton, M.C., et al., “The Digital Elliptic Filter—A Compact Sharp-Cutoff Design for Wide Bandstop or Bandpass Requirements,” IEEE Transactions on Microwave Theory and Techniques, (1967) MTT-15:307-314.
International Search Report and Written Opinion for PCT/US2015/063192 dated May 20, 2016.
International Search Report corresponding to PCT/US12/46734 dated Nov. 20, 2012.
J. M. Oliver, J.-M. Rollin, K. Vanhille, S. Raman, “A W-band micromachined 3-D cavity-backed patch antenna array with integrated diode detector,” IEEE Trans. Microwave Theory Tech., Feb. 2012, vol. 60, No. 2, pp. 284-292.
J. M. Oliver, P. E. Ralston, E. Cullens, L. M. Ranzani, S. Raman, K. Vanhille, “A W-band Micro-coaxial Passive Monopulse Comparator Network with Integrated Cavity-Backed Patch Antenna Array,” 2011 IEEE MTT-S Int. Microwave, Symp., Baltimore, MD, Jun. 2011.
J. Mruk, “Wideband Monolithically Integrated Front-End Subsystems and Components,” Thesis, 2011.
J. Mruk, Z. Hongyu, M. Uhm, Y. Saito, D. Filipovic, “Wideband mm-Wave Log-Periodic Antennas,” 3rd European Conference on Antennas and Propagation, pp. 2284-2287, Mar. 2009.
J. Oliver, “3D Micromachined Passive Components and Active Circuit Integration for Millimeter-Wave Radar Applications,” Thesis, Feb. 10, 2011.
J. R. Mruk, H. Zhou, H. Levitt, D. Filipovic, “Dual wideband monolithically integrated millimeter-wave passive front-end sub-systems,” in 2010 Int. Conf. on Infrared, Millimeter and Terahertz Waves , Sep. 2010, pp. 1-2.
J. R. Mruk, N. Sutton, D. S. Filipovic, “Micro-coaxial fed 18 to 110 GHz planar log-periodic antennas with RF transitions,” IEEE Trans. Antennas Propag., vol. 62, No. 2, Feb. 2014, pp. 968-972.
J. Reid, “PolyStrata Millimeter-wave Tunable Filters,” GOMACTech-12, Mar. 22, 2012.
J.M. Oliver, H. Kazemi, J.-M. Rollin, D. Sherrer, S. Huettner, S. Raman, “Compact, low-loss, micromachined rectangular coaxial millimeter-wave power combining networks,” 2013 IEEE MTT-S Int. Microwave, Symp., Seattle, WA, Jun. 2013.
J.R. Mruk, Y. Saito, K. Kim, M. Radway, D. Filipovic, “A directly fed Ku- to W-band 2-arm Archimedean spiral antenna,” Proc. 41st European Microwave Conf., Oct. 2011, pp. 539-542.
J.R. Reid, D. Hanna, R.T. Webster, “A 40/50 GHz diplexer realized with three dimensional copper micromachining,” in 2008 IEEE MTT-S Int. Microwave Symp., Atlanta, GA, Jun. 2008, pp. 1271-1274.
J.R. Reid, J.M. Oliver, K. Vanhille, D. Sherrer, “Three dimensional metal micromachining: A disruptive technology for millimeter-wave filters,” 2012 IEEE Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, Jan. 2012.
K. J. Vanhille, D. L. Fontaine, C. Nichols, D. S. Filipovic, and Z. Popovic, “Quasi-planar high-Q millimeter-wave resonators,” IEEE Trans. Microwave Theory Tech., vol. 54, No. 6, pp. 2439-2446, Jun. 2006.
K. M. Lambert, F. A. Miranda, R. R. Romanofsky, T. E. Durham, K. J. Vanhille, “Antenna characterization for the Wideband Instrument for Snow Measurements (WISM),” 2015 IEEE Antenna and Propagation Symposium, Vancouver, Canada, Jul. 2015.
K. Vanhille, “Design and Characterization of Microfabricated Three-Dimensional Millimeter-Wave Components,” Thesis, 2007.
K. Vanhille, M. Buck, Z. Popovic, and D.S. Filipovic, “Miniature Ka-band recta-coax components: analysis and design,” presented at 2005 AP-S/URSI Symposium, Washington, DC, Jul. 2005.
K. Vanhille, M. Lukic, S. Rondineau, D. Filipovic, and Z. Popovic, “Integrated micro-coaxial passive components for millimeter-wave antenna front ends,” 2007 Antennas, Radar, and Wave Propagation Conference, May 2007.
K. Vanhille, T. Durham, W. Stacy, D. Karasiewicz, A. Caba, C. Trent, K. Lambert, F. Miranda, “A microfabricated 8-40 GHz dual-polarized reflector feed,” 2014 Antenna Applications Symposium, Monticello, IL, Sep. 2014. pp. 241-257.
L. Ranzani, D. Kuester, K. J. Vanhille, A Boryssenko, E. Grossman, Z. Popovic, “G-Band micro-fabricated frequency-steered arrays with 2Ã?°/GHz beam steering,” IEEE Trans. on Terahertz Science and Technology, vol. 3, No. 5, Sep. 2013.
L. Ranzani, E. D. Cullens, D. Kuester, K. J. Vanhille, E. Grossman, Z. Popovic, “W-band micro-fabricated coaxially-fed frequency scanned slot arrays,” IEEE Trans. Antennas Propag., vol. 61, No. 4, Apr. 2013.
L. Ranzani, I. Ramos, Z. Popovic, D. Maksimovic, “Microfabricated transmission-line transformers with DC isolation,” URSI National Radio Science Meeting, Boulder, CO, Jan. 2014.
L. Ranzani, N. Ehsan, Z. Popovic, “G-band frequency-scanned antenna arrays,” 2010 IEEE APS-URSI International Symposium, Toronto, Canada, Jul. 2010.
M. Lukic, D. Filipovic, “Modeling of surface roughness effects on the performance of rectangular Ã?Âμ-coaxial lines,” Proc. 22nd Ann. Rev. Prog. Applied Comp. Electromag. (ACES), pp. 620-625, Miami, Mar. 2006.
M. Lukic, D. Fontaine, C. Nichols, D. Filipovic, “Surface micromachined Ka-band phased array antenna,” Presented at Antenna Applic. Symposium, Monticello, IL, Sep. 2006.
M. Lukic, K. Kim, Y. Lee, Y. Saito, and D. S. Filipovic, “Multi-physics design and performance of a surface micromachined Ka-band cavity backed patch antenna,” 2007 SBMO/IEEE Int. Microwave and Optoelectronics Conf., Oct. 2007, pp. 321-324.
M. Lukic, S. Rondineau, Z. Popovic, D. Filipovic, “Modeling of realistic rectangular Ã? Âμ-coaxial lines,” IEEE Trans. Microwave Theory Tech., vol. 54, No. 5, pp. 2068-2076, May 2006.
M. V. Lukic, and D. S. Filipovic, “Integrated cavity-backed ka-band phased array antenna,” Proc. IEEE-APS/URSI Symposium, Jun. 2007, pp. 133-135.
M. V. Lukic, and D. S. Filipovic, “Modeling of 3-D Surface Roughness Effects With Application to Ã?Âμ-Coaxial Lines,” IEEE Trans. Microwave Theory Tech., Mar. 2007, pp. 518-525.
M. V. Lukic, and D. S. Filipovic, “Surface-micromachined dual Ka-and cavity backed patch antenna,” IEEE Trans. Antennas Propag., vol. 55, No. 7, pp. 2107-2110, Jul. 2007.
Mruk, J.R., Filipovic, D.S, “Micro-coaxial V-/W-band filters and contiguous diplexers,” Microwaves, Antennas & Propagation, IET, Jul. 17, 2012, vol. 6, issue 10, pp. 1142-1148.
Mruk, J.R., Saito, Y., Kim, K., Radway, M., Filipovic, D.S., “Directly fed millimetre-wave two-arm spiral antenna,” Electronics Letters, Nov. 25, 2010, vol. 46 , issue 24, pp. 1585-1587.
N. Chamberlain, M. Sanchez Barbetty, G. Sadowy, E. Long, K. Vanhille, “A dual-polarized metal patch antenna element for phased array applications,” 2014 IEEE Antenna and Propagation Symposium, Memphis, Jul. 2014. pp. 1640-1641.
N. Ehsan, “Broadband Microwave Lithographic 3D Components,” Thesis, 2009.
N. Ehsan, K. Vanhille, S. Rondineau, E. Cullens, Z. Popovic, “Broadband Wilkinson Dividers,” IEEE Trans. Microwave Theory Tech., Nov. 2009, pp. 2783-2789.
N. Ehsan, K.J. Vanhille, S. Rondineau, Z. Popovic, “Micro-coaxial impedance transformers,” IEEE Trans. Microwave Theory Tech., Nov. 2010, pp. 2908-2914.
N. Jastram, “Design of a Wideband Millimeter Wave Micromachined Rotman Lens,” IEEE Transactions on Antennas and Propagation, vol. 63, No. 6, Jun. 2015.
N. Jastram, “Wideband Millimeter-Wave Surface Micromachined Tapered Slot Antenna,” IEEE Antennas and Wireless Propagation Letters, vol. 13, 2014.
N. Jastram, “Wideband Multibeam Millimeter Wave Arrays,” IEEE 2014.
N. Jastram, D. Filipovic, “Monolithically integrated K/Ka array-based direction finding subsystem,” Proc. IEEE-APS/URSI Symposium, Chicago, IL, Jul. 2012, pp. 1-2.
N. Jastram, D. S. Filipovic, “Parameter study and design of W-band micromachined tapered slot antenna,” Proc. IEEE-APS/URSI Symposium, Orlando, FL, Jul. 2013, pp. 434-435.
N. Jastram, D. S. Filipovic, “PCB-based prototyping of 3-D micromachined RF subsystems,” IEEE Trans. Antennas Propag., vol. 62, No. 1, Jan. 2014. pp. 420-429.
N. Sutton, D.S. Filipovic, “Design of a K- thru Ka-band modified Butler matrix feed for a 4-arm spiral antenna,” 2010 Loughborough Antennas and Propagation Conference, Loughborough, UK, Nov. 2010, pp. 521-524.
N.A. Sutton, D. S. Filipovic, “V-band monolithically integrated four-arm spiral antenna and beamforming network,” Proc. IEEE-APS/URSI Symposium, Chicago, IL, Jul. 2012, pp. 1-2.
N.A. Sutton, J. M. Oliver, D. S. Filipovic, “Wideband 15-50 GHz symmetric multi-section coupled line quadrature hybrid based on surface micromachining technology,” 2012 IEEE MTT-S Int. Microwave, Symp., Montreal, Canada, Jun. 2012.
N.A. Sutton, J.M. Oliver, D.S. Filipovic, “Wideband 18-40 GHz surface micromachined branchline quadrature hybrid,” IEEE Microwave and Wireless Components Letters, Sep. 2012, vol. 22, No. 9, pp. 462-464.
P. Ralston, K. Vanhille, A. Caba, M. Oliver, S. Raman, “Test and verification of micro coaxial line power performance,” 2012 IEEE MTT-S Int. Microwave, Symp., Montreal, Canada, Jun. 2012.
P. Ralston, M. Oliver, K. Vummidi, S. Raman, “Liquid-metal vertical interconnects for flip chip assembly of GaAs C-band power amplifiers onto micro-rectangular coaxial transmission lines,” IEEE Compound Semiconductor Integrated Circuit Symposium, Oct. 2011.
P. Ralston, M. Oliver, K. Vummidi, S. Raman, “Liquid-metal vertical interconnects for flip chip assembly of GaAs C-band power amplifiers onto micro-rectangular coaxial transmission lines,” IEEE Journal of Solid-State Circuits, Oct. 2012, vol. 47, No. 10, pp. 2327-2334.
S. Huettner, “High Performance 3D Micro-Coax Technology,” Microwave Journal, Nov. 2013. [online: http://www.microwavejournal.com/articles/21004-high-performance-3d-micro-coax-technology].
S. Huettner, “Transmission lines withstand vibration,” Microwaves and RF, Mar. 2011. [online: http://mwrf.com/passive-components/transmission-lines-withstand-vibration].
S. Scholl, C. Gorle, F. Houshmand, T. Liu, H. Lee, Y. Won, H. Kazemi, M. Asheghi, K. Goodson, “Numerical Simulation of Advanced Monolithic Microcooler Designs for High Heat Flux Microelectronics,” InterPACK, San Francisco, CA, Jul. 2015.
S. Scholl, C. Gorle, F. Houshmand, T. Verstraete, M. Asheghi, K. Goodson, “Optimization of a microchannel geometry for cooling high heat flux microelectronics using numerical methods,” InterPACK, San Francisco, CA, Jul. 2015.
T. Durham, H.P. Marshall, L. Tsang, P. Racette, Q. Bonds, F. Miranda, K. Vanhille, “Wideband sensor technologies for measuring surface snow,” Earthzine, Dec. 2013, [online: http://www.earthzine.org/2013/12/02/wideband-sensor-technologies-for-measuring-surface-snow/].
T. E. Durham, C. Trent, K. Vanhille, K. M. Lambert, F. A. Miranda, “Design of an 8-40 GHz Antenna for the Wideband Instrument for Snow Measurements (WISM),” 2015 IEEE Antenna and Propagation Symposium, Vancouver, Canada, Jul. 2015.
T. Liu, F. Houshmand, C. Gorle, S. Scholl, H. Lee, Y. Won, H. Kazemi, K. Vanhille, M. Asheghi, K. Goodson, “Full-Scale Simulation of an Integrated Monolithic Heat Sink for Thermal Management of a High Power Density GaN-SiC Chip,” InterPACK/ICNMM, San Francisco, CA, Jul. 2015.
T.E. Durham, “An 8-40GHz Wideband Instrument for Snow Measurements,” Earth Science Technology Forum, Pasadena, CA, Jun. 2011.
Written Opinion corresponding to PCT/US12/46734 dated Nov. 20, 2012.
Y. Saito, D. Fontaine, J.-M. Rollin, D.S. Filipovic, “Monolithic micro-coaxial power dividers,” Electronic Letts., Apr. 2009, pp. 469-470.
Y. Saito, J.R. Mruk, J.-M. Rollin, D.S. Filipovic, “X- through Q- band log-periodic antenna with monolithically integrated u-coaxial impedance transformer/feeder,” Electronic Letts. Jul. 2009, pp. 775-776.
Y. Saito, M.V. Lukic, D. Fontaine, J.-M. Rollin, D.S. Filipovic, “Monolithically Integrated Corporate-Fed Cavity-Backed Antennas,” IEEE Trans. Antennas Propag., vol. 57, No. 9, Sep. 2009, pp. 2583-2590.
Z. Popovic, “Micro-coaxial micro-fabricated feeds for phased array antennas,” in IEEE Int. Symp. on Phased Array Systems and Technology, Waltham, MA, Oct. 2010, pp. 1-10. (Invited).
Z. Popovic, K. Vanhille, N. Ehsan, E. Cullens, Y. Saito, J.-M. Rollin, C. Nichols, D. Sherrer, D. Fontaine, D. Filipovic, “Micro-fabricated micro-coaxial millimeter-wave components,” in 2008 Int. Conf. on Infrared, Millimeter and Terahertz Waves, Pasadena, CA, Sep. 2008, pp. 1-3.
Z. Popovic, S. Rondineau, D. Filipovic, D. Sherrer, C. Nichols, J.-M. Rollin, and K. Vanhille, “An enabling new 3D architecture for microwave components and systems,” Microwave Journal, Feb. 2008, pp. 66-86.
International Search Report and Written Opinion for PCT/US2015/011789 dated Apr. 10, 2015.
Derwent Abstract Translation of WO-2010-011911 A2 (published 2010).
Tian, et al.; Fabrication of multilayered SU8 structure for terahertz waveguide with ultralow transmission loss; Aug. 18, 2013; Dec. 10, 2013; pp. 13002-1 to 13002-6.