Integrated circuit die and an electronic assembly having a three-dimensional interconnection scheme

Abstract
An electronic assembly is assembled by stacking two or more integrated circuit dies on top of one another. Prior to singulation, an opening is laser-drilled into an upper die, and subsequently filled with a conductive member. The conductive member is located on a lower die and interconnects integrated circuits of the upper and lower dies. Laser-drilling allows for faster throughput when compared to, for example, etching, especially if a small number of openings has to be formed. The opening is laser-drilled from an upper surface of the upper die all the way through the die, which allows for the use of alignment marks on an upper surface of the upper die.
Description
BACKGROUND OF THE INVENTION

1). Field of the Invention


This invention relates to an electronic assembly of the kind having a plurality of integrated circuit dies stacked onto one another, and its manufacture.


2). Discussion of Related Art


In conventional computer assemblies, integrated circuits are “two-dimensionally” connected to one another. Two dies may, for example, be mounted to a common substrate having metal lines that interconnect the integrated circuits of the dies with one another. A “three-dimensional” interconnection scheme may in certain instances be more desirable. Handheld devices may, for example, require a more compact packaging arrangement. In other applications, the metal lines in substrates may inhibit performance. Other applications may also require a three-dimensional interconnection scheme to allow for the design of more sophisticated, three-dimensional logic.


Some techniques for forming contacts on a substrate side of a die are disclosed in U.S. Pat. No. 6,184,060. These techniques are in some respects undesirable, because they require etching of an opening in a die. Etching is relatively slow. Etching also requires many photolithographic steps. All of these factors contribute to limiting throughput.





BRIEF DESCRIPTION OF THE DRAWINGS

The invention is described by way of example with reference to the accompanying drawings, wherein:



FIG. 1 is a cross-sectional side view through a wafer, illustrating a portion of a die having an opening formed in a lower part;



FIG. 2 is a view similar to FIG. 1 after an oxide layer is formed on a lower surface of the die and within the opening;



FIG. 3 is a view similar to FIG. 2 after a tantalum nitride layer is blanket-sputtered over the oxide layer and onto the metal pad;



FIG. 4 is a view similar to FIG. 3, after the tantalum nitride layer is patterned and a copper conductive member is plated on the tantalum nitride layer;



FIG. 5 is a view similar to FIG. 4 after screen-printing of a contact;



FIG. 6 is a side view of a partially fabricated electronic assembly according to an embodiment of the invention, wherein the die of FIG. 5, another die, and a package substrate are stacked on one another;



FIG. 7 is a view similar to FIG. 6 after heating and cooling of the electronic assembly; and



FIG. 8 is a cross-sectional plan view on 88 in FIG. 7.





DETAILED DESCRIPTION OF THE INVENTION

The following description relates to the construction of an electronic assembly by stacking two or more integrated circuit dies on top of one another. An opening is laser-drilled into an upper die, and subsequently filled with a conductive member. The conductive member is located on a lower die and interconnects integrated circuits of the upper and lower dies. Laser-drilling allows for faster throughput when compared to, for example, etching, especially if a smaller number of openings has to be formed. The opening is laser-drilled from an upper surface of the upper die all the way through the die, which allows for the use of alignment marks on an upper surface of the upper die.


Referring now to FIG. 1, a portion of a fabricated wafer is shown, including a die 10 having a silicon substrate 12 and an integrated circuit 14 formed on the silicon substrate 12. The die 10 further includes a contact pad 16 and a passivation layer 18.


The silicon substrate 12 has a lower surface 20 and an upper surface 22. Individual transistors 24 and other electronic components are formed in and on the upper surface 22. The silicon substrate 12 is shown after having been thinned down in a grinding operation from between 425 and 750 microns to approximately 150 microns.


The integrated circuit 14 has alternating dielectric layers 32 and metallization layers 34 that are formed on top of the surface 22. The contact pad 16 and the passivation layer 18 are formed on top of the final interlayer dielectric layer 32. The passivation layer 18 has a periphery that seals with the contact pad 16 and through which an upper surface of the contact pad 16 is exposed.


The contact pad 16 is connected through portions of the metallization layers 34, plugs (not shown), and vias (not shown), to the transistors 24. Signals can thus be transmitted between the transistors 24 and the contact pad 16. The metallization layers 34 are not located in a cylindrical volume 38 below the contact pad 16. There is thus no communication between the contact pad 16 and the transistors 24 in the cylindrical volume 38.


An opening 44 is subsequently laser-drilled through the die 10. A triple-pumped Nd:YAG laser having a wavelength of 355 nm is preferably used to laser-drill the opening 44. A laser source of the laser is located above the passivation layer 18, and alignment marks on an upper surface of the die 10 is used to align the laser source with the contact pad 16. Laser light from the laser source then strikes an upper surface of the contact pad 16. The laser light ablates a central portion of the contact pad 16, followed by a central portion of the cylindrical volume 38, followed by a portion in the substrate 12. The opening 44 may be between 25 and 50 microns in diameter. In the case of a small opening such as a 25-micron opening, the opening is typically percussion-drilled. A larger opening such as a 50-micron opening may require circular movement of the laser light about a final center line of the final opening 44. Such circular motion is generally referred to in the art as “trapan” movement.


As shown in FIG. 2, an oxide layer 48 is deposited on the die 10. The oxide layer 48 is blanket-deposited so that it covers the lower surface 20 and side surfaces of the opening 44.


As illustrated in FIG. 3, a tantalum nitride layer 56 is subsequently blanket-deposited on the oxide layer 48. The tantalum nitride layer 56 forms on side surfaces of the opening 44 and on a lower surface of the oxide layer 48. The oxide layer 48 provides a surface onto which the tantalum nitride layer 56 can easily be sputtered, and also provides electrical insulation between the tantalum nitride layer 56 and the surrounding silicon. Techniques exist in the art for sputtering tantalum nitride on oxide within openings such as the opening 44.



FIG. 4 illustrates the structure of FIG. 3 after the tantalum nitride layer 56 is patterned and a copper conductive member 60 is formed. The tantalum nitride layer 56 is patterned by forming a mask over portions of the tantalum nitride layer 56 within the opening 44, and also over a circular portion thereof surrounding the opening 44 on a lower surface of the oxide layer 48. Other portions of the tantalum nitride layer 56 are removed, whereafter the mask is removed. The tantalum nitride layer 56 forms a circular contact pad 62 on a lower surface of the oxide layer 48.


The copper conductive member 60 is plated on the remaining tantalum nitride layer 56. The tantalum nitride layer 56 acts as a seed layer for forming the conductive member 60. Because the opening 44 extends all the way through the die 10, a plating solution can easily be introduced into the opening 44. The tantalum nitride layer 56 also acts as a barrier layer, preventing migration of copper from the conductive member 60 into the silicon of the substrate 12.


Plating is continued until the opening 44 is filled with a portion 64 of the conductive member 60 and until the conductive member 60 forms a bump 66 on the contact pad 62. The portion 64 forms a via extending all the way through the integrated circuit 14 and the substrate 12. The bump 66 has a lower surface 68 standing proud of the lower surface of the oxide layer 48. What should be noted is that the portion 64 is still electrically disconnected from the contact pad 16 and from the metallization layers 34.


As illustrated in FIG. 5, a contact 70 is subsequently screen-printed on the die 10. A lower surface of the contact 70 has a central region that is in contact with an upper end of the portion 64 of the conductive member 60. An annular outer region of the contact 70 is in contact with the contact pad 16. The contact pad 16 is thereby electrically connected through the contact 70 to the conductive member 60. A signal can now be transmitted between the bump 66 and the contact pad 16.



FIG. 6 illustrates a partially assembled electronic assembly 72, including the die 10. The die 10 includes a plurality of bumps 66 manufactured in a similar manner. The die 10 includes a plurality of the contact pads 16 of FIG. 5, and a respective contact 70 is plated on each one of the contact pads 16.


The electronic assembly 72 also includes another die 110 and a package substrate 200. The die 110 may be manufactured in exactly the same way as the die 10. It may also be possible that the dies 10 and 110 are exactly the same in all respects. The dies 10 and 110 may, for example, be identical memory dies. Alternatively, the dies 10 and 110 may differ from one another and may even be from different manufacturers. One die may, for example, be a processor, and the other die a memory die. What should be noted is that the die 110 also includes bumps 170 and 160 at the top and the bottom, respectively. The bumps at the top may not be necessary, and merely assist in alignment during subsequent reflow. The die 10 is stacked on the die 110, and a respective one of the bumps 66 is positioned on a respective one of the bumps 170. The package substrate 200 has a plurality of contact terminals 210 on an upper surface thereof. Each one of the bumps 160 is positioned on a respective one of the contact terminals 210.



FIG. 7 illustrates the electronic assembly 72 of FIG. 6 after being processed through a reflow furnace. The electronic assembly 72 is heated so that the bumps 66, 170, and 160 melt, and are subsequently cooled. The bumps 66 thereby attach to the bumps 170 to form interconnects 300. The interconnects 300 structurally attach the die 10 to the die 110. The interconnects 300 also electrically connect the integrated circuit of the die 10 with the integrated circuit of the die 110. Other bumps 160 attach the die 110 to the package substrate 200 and interconnect the integrated circuit of the die 110 with metallization layers in the package substrate 200.


As illustrated in FIG. 8, the interconnects 300 are in an array of rows and columns. A typical array may, for example, have ten rows and eight columns. Although only the interconnects 300 are shown in FIG. 8, it will be understood that an array of conductive members such as the conductive member 60 shown in FIG. 5 are formed in an array which corresponds to the array of the interconnects 300.


Laser-drilling of the opening 44 allows for faster throughput when compared to, for example, etching, especially if a small number of openings has to be formed. The opening 44 is laser-drilled from an upper surface of the upper die 10 all the way through the die 10, which allows for the use of alignment marks on an upper surface of the upper die 10.


An additional benefit of the electronic assembly 72 is that the die 10 provides the structural interconnection benefits of a flip-chip die, while providing the thermal benefits of a wire-bonded die. Because the integrated circuit 14 is at the top, it can be more easily cooled with a heat sink closer to the active circuitry than in a conventional flip-chip application. However, because the die 10 is structurally and electrically connected through an array of bumps 66, the structural and electrical benefits of a flip-chip application are achieved. A further advantage of having conductive members on vias in the silicon below the integrated circuit is that they are more thermally conductive than the silicon and assist in dissipation of heat.


While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative and not restrictive of the current invention, and that this invention is not restricted to the specific constructions and arrangements shown and described since modifications may occur to those ordinarily skilled in the art.

Claims
  • 1. An electronic assembly, comprising: a first substrate having a lower surface and an upper surface;a plurality of transistors formed on the upper surface of the first substrate;an integrated circuit formed above the transistors and connected to the transistors, the first substrate transistors and integrated circuit jointly forming a first die;a metal seed layer formed in an opening in the first substrate;a conductive member, of a different material than the metal seed layer, formed on the metal seed layer in the opening; anda second component including a second circuit, the first die being stacked on the second component and the first integrated circuit being connected through the conductive member to the second circuit.
  • 2. The electronic assembly of claim 1, wherein the second component has a second substrate and the circuit of the second component is a second integrated circuit formed on the second substrate.
  • 3. The electronic assembly of claim 1, further comprising: an oxide layer between a surface of the opening and the metal seed layer.
  • 4. The electronic assembly of claim 1, wherein the metal seed layer includes tantalum nitride and the conductive member includes copper.
CROSS-REFERENCE TO OTHER APPLICATIONS

This is a divisional of U.S. patent application Ser. No. 10/112,961, filed on Mar. 28, 2002 now U.S. Pat. No. 6,848,177.

US Referenced Citations (100)
Number Name Date Kind
3323198 Shortes Jun 1967 A
3484341 Devitt Dec 1969 A
3562009 Cranston et al. Feb 1971 A
3648131 Stuby Mar 1972 A
3810129 Behman et al. May 1974 A
3811117 Anderson, Jr. et al. May 1974 A
3881884 Cook et al. May 1975 A
3993917 Kalter Nov 1976 A
4016644 Kurtz Apr 1977 A
4023562 Hynecek et al. May 1977 A
4079508 Nunn Mar 1978 A
4089992 Doo et al. May 1978 A
4153998 McMurtry May 1979 A
4188258 Mounteer et al. Feb 1980 A
4205556 Runyan Jun 1980 A
4211603 Reed Jul 1980 A
4276533 Tominaga et al. Jun 1981 A
4291293 Yamada et al. Sep 1981 A
4348253 Subbarao et al. Sep 1982 A
4368106 Anthony Jan 1983 A
4394712 Anthony Jul 1983 A
4403241 Butherus et al. Sep 1983 A
4426767 Swanson et al. Jan 1984 A
4463336 Black et al. Jul 1984 A
4467518 Bansal et al. Aug 1984 A
4467521 Spooner et al. Aug 1984 A
4512829 Ohta et al. Apr 1985 A
4545610 Lakritz et al. Oct 1985 A
4603341 Bertin et al. Jul 1986 A
4628174 Anthony Dec 1986 A
4722130 Kimura et al. Feb 1988 A
4769738 Nakamura et al. Sep 1988 A
4807021 Okumura Feb 1989 A
4842699 Hua et al. Jun 1989 A
4897708 Clements Jan 1990 A
4954458 Reid Sep 1990 A
4978639 Hua et al. Dec 1990 A
4996587 Hinrichsmeyer et al. Feb 1991 A
5071792 VanVonno et al. Dec 1991 A
5160987 Pricer et al. Nov 1992 A
5166097 Tanielian Nov 1992 A
5191405 Tomita et al. Mar 1993 A
5200810 Wojnarowski et al. Apr 1993 A
5225771 Leedy Jul 1993 A
5270261 Bertin et al. Dec 1993 A
5307942 Quelfeter et al. May 1994 A
5309318 Beilstein, Jr. et al. May 1994 A
5313097 Haj-Ali-Ahmadi et al. May 1994 A
5314844 Imamura May 1994 A
5322816 Pinter Jun 1994 A
5323035 Leedy Jun 1994 A
5340771 Rostoker Aug 1994 A
5355283 Marrs et al. Oct 1994 A
5357672 Newman Oct 1994 A
5380681 Hsu Jan 1995 A
5399898 Rostoker Mar 1995 A
5414637 Bertin et al. May 1995 A
5426566 Beilstein, Jr. et al. Jun 1995 A
5432677 Mowatt et al. Jul 1995 A
5453404 Leedy Sep 1995 A
5463246 Matsunami Oct 1995 A
5466634 Beilstein, Jr. et al. Nov 1995 A
5467305 Bertin et al. Nov 1995 A
5468663 Bertin et al. Nov 1995 A
5468999 Lin et al. Nov 1995 A
5478781 Bertin et al. Dec 1995 A
5489554 Gates Feb 1996 A
5494832 Lehmann et al. Feb 1996 A
5502333 Bertin et al. Mar 1996 A
5502667 Bertin et al. Mar 1996 A
5502893 Endoh et al. Apr 1996 A
5506753 Bertin et al. Apr 1996 A
5517057 Beilstein, Jr. et al. May 1996 A
5517754 Beilstein, Jr. et al. May 1996 A
5532519 Bertin et al. Jul 1996 A
5550942 Sheem Aug 1996 A
5557844 Bhatt et al. Sep 1996 A
5561622 Bertin et al. Oct 1996 A
5563086 Bertin et al. Oct 1996 A
5567653 Bertin et al. Oct 1996 A
5567654 Beilstein, Jr. et al. Oct 1996 A
5571754 Bertin et al. Nov 1996 A
5596226 Beilstein, Jr. et al. Jan 1997 A
5615477 Sweitzer Apr 1997 A
5646067 Gaul Jul 1997 A
5654127 Leedy Aug 1997 A
5761802 Grigas Jun 1998 A
5843844 Miyanaga Dec 1998 A
5998292 Black et al. Dec 1999 A
6052287 Palmer et al. Apr 2000 A
6184060 Siniaguine Feb 2001 B1
6223432 Dennison et al. May 2001 B1
6260266 Tamaki Jul 2001 B1
6314641 Akram Nov 2001 B1
6353189 Shimada et al. Mar 2002 B1
6407341 Anstrom et al. Jun 2002 B1
6444576 Kong Sep 2002 B1
6639155 Bupp et al. Oct 2003 B1
20020075106 Okubora et al. Jun 2002 A1
20030155247 Miura et al. Aug 2003 A1
Foreign Referenced Citations (10)
Number Date Country
0 698 288 Feb 1996 EP
0 757 431 Feb 1997 EP
59-15595 Sep 1984 JP
6-302954 Oct 1994 JP
WO 9203848 Mar 1992 WO
WO 9409513 Apr 1994 WO
WO 9425981 Nov 1994 WO
WO 9621943 Jul 1996 WO
WO 9745856 Dec 1997 WO
WO 9745862 Dec 1997 WO
Related Publications (1)
Number Date Country
20050090042 A1 Apr 2005 US
Divisions (1)
Number Date Country
Parent 10112961 Mar 2002 US
Child 10996163 US