Embodiments disclosed herein pertain to memory cells of integrated circuitry, and to methods of forming memory cells.
Memory is one type of integrated circuitry, and is used in computer systems for storing data. Such is usually fabricated in one or more arrays of individual memory cells. The memory cells might be volatile, semivolatile, or nonvolatile. Nonvolatile memory cells can store data for extended periods of time, in many instances including when the computer is turned off. Volatile memory dissipates and therefore requires to be refreshed/rewritten, in many instances multiple times per second. Regardless, the smallest unit in each array is termed as a memory cell and is configured to retain or store memory in at least two different selectable states. In a binary system, the states are considered as either a “0” or a “1”. In other systems, at least some individual memory cells may be configured to store more than two levels or states of information.
Integrated circuitry fabrication continues to strive to produce smaller and denser integrated circuits. Accordingly, the fewer components an individual circuit device has, the smaller the construction of the finished device can be. Likely the smallest and simplest memory cell will be comprised of two current conductive electrodes having a programmable material received there-between. The programmable material is selected or designed to be configured in a selected one of at least two different resistive states to enable storing of information by an individual memory cell. The reading of the cell comprises determination of which of the states the programmable material is in, and the writing of information to the cell comprises placing the programmable material in a predetermined resistive state. Some programmable materials retain a resistive state in the absence of refresh, and thus may be incorporated into nonvolatile memory cells.
One example memory device is a programmable metallization cell (PMC). Such may be alternatively referred to as conductive bridging RAM (CBRAM), nanobridge memory, or electrolyte memory. A PMC uses ion conductive material (for instance, a suitable chalcogenide or any of various suitable oxides) sandwiched between a pair of electrodes. A suitable voltage applied across the electrodes generates current conductive super-ionic clusters or filaments. Such result from ion transport through the ion conductive material which grows the clusters/filaments from one of the electrodes (the cathode), through the ion conductive material, and toward the other electrode (the anode). The clusters or filaments create current conductive paths between the electrodes. An opposite voltage applied across electrodes essentially reverses the process and thus removes the current conductive paths. A PMC thus comprises a high resistance state (corresponding to the state lacking a current conductive filament or clusters between the electrodes) and a low resistance state (corresponding to the state having a current conductive filament or clusters between the electrodes), with such states being reversibly interchangeable with one another.
Embodiments of the invention encompass integrated circuitry comprising a nonvolatile memory cell, and methods of forming a nonvolatile memory cell. Referring initially to
Components 16, 18, 20 and material 22 may be fabricated relative to or supported by a suitable base substrate (not shown), for example a semiconductor substrate which may comprise monocrystalline silicon and/or other semiconductive material. The term “semiconductor substrate” means any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductor substrates described above.
Electrodes 16 and 18 may comprise any suitable current conductive material, and may be homogenous or non-homogenous. In the context of this document, “current conductive material” is a composition where electric current flow would inherently occur therein predominantly by movement of subatomic positive and/or negative charges when such are generated as opposed to predominantly by movement of ions. At least one of first electrode 16 and second electrode 18 has an electrochemically active surface received directly against ion conductive material 20. In this document, a material or structure is “directly against” another when there is at least some physical touching contact of the stated materials or structures relative one another. In contrast, “over” encompasses “directly against” as well as constructions where intervening material(s) or structure(s) result in no physical touching contact of the stated materials or structures relative one another. By way of examples only, suitable current conductive and electrochemically active materials include copper, silver, and alloys including at least one of copper and silver. Example suitable current conductive and electrochemically inactive materials include titanium nitride, gold, tungsten, platinum, and alloys including at least one of gold, tungsten or platinum.
Ion conductive material 20 may be a solid, gel, or any other suitable phase, and may be homogenous or non-homogenous. Example suitable materials comprise chalcogenide-type (for instance, materials comprising one or more of germanium, selenium, antimony, tellurium, sulfur, copper, etc.; with example chalcogenide-type materials being Ge2Sb2Te5, GeS2, GeSe2, CuS2, and CuTe) and/or oxides such as zirconium oxide, hafnium oxide, tungsten oxide, silicon oxide (specifically, silicon dioxide), gadolinium oxide, etc. Such may have silver ions or other suitable ions diffused therein for ionic conduction, analogously to structures disclosed in U.S. Pat. No. 7,405,967 and U.S. Patent Publication Number 2010/0193758.
In one embodiment, second electrode 18 may be considered as having a lateral outermost sidewall 21 (
In one embodiment, first electrode 16 may extend laterally in a first direction 26 and ion conductive material 20 may extend laterally in a second direction 28 different from and intersecting first direction 26. Accordingly, such angle relative to one another, with reference to “angle” herein meaning any angle other than the straight angle. In one embodiment, first and second directions 26, 28 intersect at an angle from about 45° to 90°, and in one embodiment from 80° to 90°. Such are shown in
Regardless and referring to
First electrode 16 may be considered as having an elevationally outer surface 36 with, in one embodiment, at least a portion thereof being received directly against ion conductive material 20. Analogously, second electrode sidewall 21 may be considered as comprising a surface received directly against ion conductive material 20. At least a portion of at least one of sidewall 21 or surface 36 as received directly against ion conductive material 20 is electrochemically active. Accordingly, second electrode 18 and/or first electrode 16 has some electrochemically active surface received directly against ion conductive material 20.
In one embodiment, at least second electrode 18 comprises an electrochemically active surface. By way of example, second electrode 18 is shown as comprising a composite of current conductive material 40 and current conductive material 42, with material 42 in one embodiment also constituting an electrochemically active material having a surface 21 which is received directly against ion conductive material 20. Material 40 and material 42 may, respectively, be homogenous or non-homogenous. An example thickness range for current conductive and electrochemically active material 42 is from about 2 to 30 nanometers, while that for current conductive material 40 is from about 10 to 80 nanometers. Current conductive material 40 may or may not also be electrochemically active, and in one embodiment is electrochemically inactive, for example comprising elemental tungsten. In one embodiment, the current conductive material of first electrode 16 may be electrochemically inactive, again with elemental tungsten being one specific example.
Within array 12, material 42 and/or material 40 may extend/run continuously in individual of the column/row lines, or first electrode 16 may run continuously in individual of the column/row lines. Regardless, ion conductive material 20 may extend/run continuously in a line, may be continuous throughout the array, or may be patterned with defined edges for individual of the memory cells. As an example only,
In one embodiment where at least the second electrode comprises an electrochemically active material having a surface directly against ion conductive material, the ion conductive material has an elevationally outermost surface which is elevationally outward of an elevationally outermost surface of the electrochemically active material. For example in the embodiment of
In one embodiment, each of the first electrode, the second electrode, and the ion conductive material is platelike and oriented perpendicularly relative each other. In the context of this document, “platelike” defines a construction having length and width dimensions which are each at least 2.5 times greater than a maximum transverse thickness/depth of the construction orthogonal to the length and width.
Some or all of second electrodes 18 in an individual data/sense line 102 may extend continuously along such data/sense line. As an example alternate embodiment, the architecture may be reversed. For example, some or all of first electrodes 16 may extend continuously along an individual control line, and individual second electrodes 18 may be isolated constructions relative one another along a corresponding data/sense line. Further and regardless, the roles of data/sense and control lines may be reversed.
An alternate embodiment nonvolatile memory cell 14a is shown in
Embodiments of the invention encompass methods of forming a nonvolatile memory cell. Example such methods are described with reference to
Referring to
Referring to
Referring to
Referring to
Regardless, a second current conductive electrode is provided directly against the ion conductive material, with at least one of the first current conductive electrode and the second current conductive electrode having an electrochemically active surface directly against the ion conductive material. The second electrode may have any of the attributes as described above. Further, the ion conductive material may be formed before or after forming the second current conductive electrode. The
An embodiment of the invention includes a method of forming a nonvolatile memory cell comprising forming first and second electrodes where at least one of such has an electrochemically active surface, and independent of any other attribute described above (although such are example attributes which may be used in this embodiment). For example, such formation of first and second electrodes in accordance with this embodiment is independent of elevational or other orientation of the electrodes relative to each other. Regardless, after forming the first and second electrodes, an ion conductive material is deposited directly against the electrochemically active surface. Heretofore, the prior art is not understood to anywhere deposit an ion conductive material directly against an electrochemically active surface of a first and/or second electrode after both such electrodes have been formed.
In one embodiment, a dielectric may be provided between the first and second electrodes, and have a lateral sidewall. The ion conductive material may also be deposited directly against the dielectric lateral sidewall. For example with respect to
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a continuation application of U.S. patent application Ser. No. 14/066,805, filed Oct. 30, 2013, entitled “Integrated Circuitry Comprising Nonvolatile Memory Cells And Methods Of Forming A Nonvolatile Memory Cell”, naming Jun Liu and John K. Zahurak as inventors, which is a divisional application of U.S. patent application Ser. No. 12/909,650, filed Oct. 21, 2010, now U.S. Pat. No. 8,759,809 B2, entitled “Integrated Circuitry Comprising Nonvolatile Memory Cells And Methods Of Forming A Nonvolatile Memory Cell”, naming Jun Liu and John K. Zahurak as inventors the disclosures of which are incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4715685 | Yaniv et al. | Dec 1987 | A |
6552952 | Pascucci | Apr 2003 | B2 |
6687147 | Fricke et al. | Feb 2004 | B2 |
6693846 | Fibranz | Feb 2004 | B2 |
6717881 | Ooishi | Apr 2004 | B2 |
6753561 | Rinerson et al. | Jun 2004 | B1 |
6757188 | Perner et al. | Jun 2004 | B2 |
6778421 | Tran | Aug 2004 | B2 |
6834008 | Rinerson et al. | Dec 2004 | B2 |
6873544 | Perner et al. | Mar 2005 | B2 |
6946702 | Jang | Sep 2005 | B2 |
6961258 | Lowrey | Nov 2005 | B2 |
7009278 | Hsu | Mar 2006 | B2 |
7026911 | Aono et al. | Apr 2006 | B2 |
7035141 | Tripsas et al. | Apr 2006 | B1 |
7046550 | Reohr et al. | May 2006 | B1 |
7050316 | Lin et al. | May 2006 | B1 |
7085167 | Lee et al. | Aug 2006 | B2 |
7123535 | Kurotsuchi et al. | Oct 2006 | B2 |
7193267 | Hsu et al. | Mar 2007 | B2 |
7236389 | Hsu | Jun 2007 | B2 |
7388775 | Bedeschi et al. | Jun 2008 | B2 |
7459715 | Toda et al. | Dec 2008 | B2 |
7465675 | Koh | Dec 2008 | B2 |
7473982 | Aono et al. | Jan 2009 | B2 |
7489552 | Kurotsichi et al. | Feb 2009 | B2 |
7525410 | Aono et al. | Apr 2009 | B2 |
7538338 | Rinerson et al. | May 2009 | B2 |
7570511 | Cho et al. | Aug 2009 | B2 |
7768812 | Liu | Aug 2010 | B2 |
7772580 | Hofmann et al. | Aug 2010 | B2 |
7864568 | Fujisaki et al. | Jan 2011 | B2 |
7910909 | Kim et al. | Mar 2011 | B2 |
7952914 | Baek et al. | May 2011 | B2 |
8094477 | Maejima | Jan 2012 | B2 |
8124968 | Koo et al. | Feb 2012 | B2 |
8295077 | Murooka | Oct 2012 | B2 |
8355274 | Arita et al. | Jan 2013 | B2 |
8537592 | Liu | Sep 2013 | B2 |
8854863 | Liu | Oct 2014 | B2 |
20020018355 | Johnson et al. | Feb 2002 | A1 |
20020196695 | Pascucci | Dec 2002 | A1 |
20030031047 | Anthony et al. | Feb 2003 | A1 |
20030086313 | Asao | May 2003 | A1 |
20030174042 | Aono et al. | Sep 2003 | A1 |
20030174570 | Ogishi | Sep 2003 | A1 |
20030218902 | Perner et al. | Nov 2003 | A1 |
20030223283 | Kunikiyo | Dec 2003 | A1 |
20040090841 | Perner et al. | May 2004 | A1 |
20040100835 | Sugibayashi et al. | May 2004 | A1 |
20040188714 | Scheuerlein et al. | Sep 2004 | A1 |
20040245547 | Stipe | Dec 2004 | A1 |
20050001257 | Schoelesser et al. | Jan 2005 | A1 |
20050014325 | Aono et al. | Jan 2005 | A1 |
20050128799 | Kurotsuchi et al. | Jun 2005 | A1 |
20050161747 | Lung et al. | Jul 2005 | A1 |
20050180248 | Scheuerlein et al. | Aug 2005 | A1 |
20050205943 | Yamada | Sep 2005 | A1 |
20050243844 | Aono et al. | Nov 2005 | A1 |
20050250281 | Ufert et al. | Nov 2005 | A1 |
20060046509 | Gwan-Hyeob | Mar 2006 | A1 |
20060062049 | Lee et al. | Mar 2006 | A1 |
20060097238 | Breuil et al. | May 2006 | A1 |
20060104111 | Tripsas et al. | May 2006 | A1 |
20060110878 | Lung et al. | May 2006 | A1 |
20060160304 | Hsu et al. | Jul 2006 | A1 |
20060181920 | Ufert | Aug 2006 | A1 |
20060274593 | Kurotsuchi et al. | Dec 2006 | A1 |
20060286709 | Lung et al. | Dec 2006 | A1 |
20070015330 | Li et al. | Jan 2007 | A1 |
20070086235 | Kim et al. | Apr 2007 | A1 |
20070120124 | Chen et al. | May 2007 | A1 |
20070123039 | Elkins et al. | May 2007 | A1 |
20070132049 | Stipe | Jun 2007 | A1 |
20070165434 | Lee et al. | Jul 2007 | A1 |
20070176261 | Lung | Aug 2007 | A1 |
20070210348 | Song et al. | Sep 2007 | A1 |
20070268742 | Liu | Nov 2007 | A1 |
20070278578 | Yoshida et al. | Dec 2007 | A1 |
20070285965 | Toda et al. | Dec 2007 | A1 |
20080001172 | Karg et al. | Jan 2008 | A1 |
20080008642 | Mori et al. | Jan 2008 | A1 |
20080029842 | Symanczyk | Feb 2008 | A1 |
20080036508 | Sakamoto et al. | Feb 2008 | A1 |
20080078985 | Meyer et al. | Apr 2008 | A1 |
20080099753 | Song et al. | May 2008 | A1 |
20080102278 | Kreupl et al. | May 2008 | A1 |
20080105862 | Lung et al. | May 2008 | A1 |
20080175032 | Tanaka et al. | Jul 2008 | A1 |
20080251779 | Kakoschke et al. | Oct 2008 | A1 |
20080258126 | Lung | Oct 2008 | A1 |
20080259672 | Lung | Oct 2008 | A1 |
20080303014 | Goux et al. | Dec 2008 | A1 |
20090014707 | Lu et al. | Jan 2009 | A1 |
20090026436 | Song et al. | Jan 2009 | A1 |
20090057640 | Lin et al. | Mar 2009 | A1 |
20090059644 | Kajigaya et al. | Mar 2009 | A1 |
20090072217 | Klostermann | Mar 2009 | A1 |
20090141547 | Jin et al. | Jun 2009 | A1 |
20090173930 | Yasuda et al. | Jul 2009 | A1 |
20090207681 | Juengling | Aug 2009 | A1 |
20090218557 | Sato | Sep 2009 | A1 |
20090261314 | Kim et al. | Oct 2009 | A1 |
20090267047 | Sasago et al. | Oct 2009 | A1 |
20090268532 | DeAmbroggi et al. | Oct 2009 | A1 |
20100046273 | Azuma et al. | Feb 2010 | A1 |
20100061132 | Fujisaki et al. | Mar 2010 | A1 |
20100065836 | Lee et al. | Mar 2010 | A1 |
20100072452 | Kim et al. | Mar 2010 | A1 |
20100084741 | Andres et al. | Apr 2010 | A1 |
20100085798 | Lu et al. | Apr 2010 | A1 |
20100090187 | Ahn et al. | Apr 2010 | A1 |
20100110759 | Jin et al. | May 2010 | A1 |
20100123542 | Vaithyanathan et al. | May 2010 | A1 |
20100135061 | Li et al. | Jun 2010 | A1 |
20100140578 | Tian et al. | Jun 2010 | A1 |
20100157658 | Schloss et al. | Jun 2010 | A1 |
20100163820 | Son | Jul 2010 | A1 |
20100163829 | Wang et al. | Jul 2010 | A1 |
20100176368 | Ko et al. | Jul 2010 | A1 |
20100178729 | Yoon et al. | Jul 2010 | A1 |
20100193761 | Amin et al. | Aug 2010 | A1 |
20100195371 | Ohba et al. | Aug 2010 | A1 |
20100232200 | Shepard | Sep 2010 | A1 |
20100259960 | Samachisa | Oct 2010 | A1 |
20100259961 | Fasoli et al. | Oct 2010 | A1 |
20100259962 | Yan et al. | Oct 2010 | A1 |
20110261606 | Sandhu et al. | Oct 2011 | A1 |
20110261607 | Tang et al. | Oct 2011 | A1 |
20120147648 | Scheuerlein | Jun 2012 | A1 |
20120248399 | Sasago et al. | Oct 2012 | A1 |
Number | Date | Country |
---|---|---|
1444284 | Sep 2003 | CN |
1459792 | Dec 2003 | CN |
1624803 | Jun 2005 | CN |
101256831 | Sep 2008 | CN |
200880124714.6 | Jul 2012 | CN |
GB 1266513 | Mar 1972 | EP |
11792836 | Dec 2013 | EP |
11834802 | Mar 2015 | EP |
14171745 | Mar 2015 | EP |
2006032729 | Feb 2006 | JP |
2006074028 | Mar 2006 | JP |
10-0751736 | Aug 2007 | KR |
20090109804 | Oct 2009 | KR |
20100083402 | Jul 2010 | KR |
097147549 | May 2013 | TW |
100119681 | Aug 2013 | TW |
100135681 | Oct 2013 | TW |
101102280 | Aug 2014 | TW |
PCTUS2008084422 | Mar 2009 | WO |
WO 2010068221 | Jun 2010 | WO |
PCTUS2008084422 | Jul 2010 | WO |
WO 2010082922 | Jul 2010 | WO |
WO 2010082923 | Jul 2010 | WO |
WO 2010082928 | Jul 2010 | WO |
WO 2010085241 | Jul 2010 | WO |
WO 2010087854 | Aug 2010 | WO |
PCTUS2011035601 | Nov 2011 | WO |
PCTUS2011051785 | Apr 2012 | WO |
PCTUS2011066770 | Sep 2012 | WO |
PCTUS2011035601 | Dec 2012 | WO |
PCTUS2011051785 | Apr 2013 | WO |
PCTUS2011066770 | Jul 2013 | WO |
Entry |
---|
Hosoi et al., High Speed Unipolar Switching Resistance RAM (RRAM) Technology, IEEE International Electron Devices Meeting, Dec. 2006, 4 p. |
Hudgens et al., “Overview of Phase-Change Chalcogenide Nonvolatile Memory Technology”, MRS Bulletin, Nov. 2004, pp. 829-832. |
Ignatiev et al., “Resistance Non-volatile Memory-RRAM”, Mater. Res. Soc. Symp. Proc., vol. 997, 2007, Materials Research Society, 9 pages. |
Kau et al., “A Stackable cross point phase change memory”, IEEE, 2009, pp. 27.1.1-27.1.4. |
Kozicki, “Memory Devices Based on Solid Electrolytes”, Mater. Res. Soc. Symp. Proc., vol. 997, 2007, Materials Research Society, 10 pages. |
Lee et al., “Resistance Switching of Al Doped ZnO for Non Volatile Memory Applications”, IEEE 21st Non-Volatile Semiconductor Memory Workshop, 2006, 2 pp. |
Meyer et al., “Oxide Dual-Layer Memory Element for Scalable Non-Volatile Cross-Point Memory Technology”, IEEE, 2008, 5 pages. |
Oh, “Full Integration of Highly Manufacturable 512Mb PRAM based on 90nm Technology” 2006, IEEE, 4 pages. |
Wuttig, “Towards a Universal Memory?”, Nature Materials, vol. 4, Apr. 2005, pp. 265-266. |
Yoon et al., “Vertical Cross-Point Resistance Change Memory for Ultra-High Density Non-volatile Memory Applications”, 2009 Symposium on VLSI Technology Digest of Technical Papers, pp. 26-27. |
Number | Date | Country | |
---|---|---|---|
20150054067 A1 | Feb 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12909650 | Oct 2010 | US |
Child | 14066805 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14066805 | Oct 2013 | US |
Child | 14525659 | US |