Integrated passive device structure and method

Abstract
An integrated passive device (IPD) structure includes an electronic component having an active surface and an opposite inactive surface. The IPD structure further includes a passive device structure extending through the electronic component between the active surface and the inactive surface and having a portion(s) formed on the active surface, the inactive surface, or both the active and inactive surfaces. Accordingly, the IPD structure includes the functionality of the electronic component, e.g., an integrated circuit chip, and of the passive device structure, e.g., one or more capacitors, resistors, inductors, or surface mounted components. By integrating the passive device structure with the electronic component to form the IPD structure, separate mounting of passive component(s) to the substrate is avoided this minimizing the substrate size.
Description
TECHNICAL FIELD

The present application relates to the field of electronics, and more particularly, to methods of forming electronic component structures and the related structures.


BACKGROUND

An integrated circuit chip is often used in conjunction with a passive component, e.g., a capacitor, resistor, or inductor. The integrated circuit chip is mounted to a substrate. The passive component is also mounted to the substrate, e.g., using surface mount technology (SMT). The substrate must be of sufficiently large size to accommodate the side-by-side mounting of the integrated circuit chip and the passive component. However, it is desirable to minimize the size of the substrate thus minimizing the size of the resulting structure.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a cross-sectional view of an integrated passive device (IPD) structure including a passive device structure in accordance with one embodiment;



FIG. 2 is a cross-sectional view of a surface mounted component structure of the passive device structure of FIG. 1 in accordance with one embodiment;



FIG. 3 is a top plan view of a circuit pattern of the surface mounted component structure of FIG. 2 in accordance with one embodiment;



FIG. 4 is a cross-sectional view of a resistor structure of the passive device structure of FIG. 1 in accordance with one embodiment;



FIG. 5 is a circuit diagram of the resistor structure of FIG. 4 in accordance with one embodiment;



FIG. 6 is a perspective view of a resistor structure of the passive device structure of FIG. 1 in accordance with another embodiment;



FIG. 7 is a cross-sectional view of a resistor structure of the passive device structure of FIG. 1 in accordance with yet another embodiment;



FIG. 8 is a top plan view of the resistor structure of FIG. 7 including a resistor in accordance with one embodiment;



FIG. 9 is a cross-sectional view of a resistor structure of the passive device structure of FIG. 1 in accordance with yet another embodiment;



FIG. 10 is a circuit diagram of the resistor structure of FIG. 9 in accordance with one embodiment;



FIG. 11 is a cross-sectional view of a capacitor structure of the passive device structure of FIG. 1 in accordance with one embodiment;



FIG. 12 is a cross-sectional view of a capacitor structure of the passive device structure of FIG. 1 in accordance with another embodiment;



FIG. 13 is a cross-sectional view of the capacitor structure of FIG. 12 along the line XIII-XIII in accordance with one embodiment;



FIG. 13A is a cross-sectional view of a capacitor structure in accordance with another embodiment;



FIG. 14 is a perspective view of an inductor structure of the passive device structure of FIG. 1 in accordance with one embodiment;



FIG. 15 is a cross-sectional view of the inductor structure of FIG. 14 along the line XV-XV in accordance with one embodiment;



FIG. 16 is a perspective view of an inductor structure of the passive device structure of FIG. 1 in accordance with one embodiment;



FIG. 17 is a perspective view of an inductor structure of the passive device structure of FIG. 1 in accordance with one embodiment;



FIG. 18 is a cross-sectional view of an IPD package formed with the IPD structure of FIG. 1 in accordance with one embodiment; and



FIG. 19 is a cross-sectional view of an IPD package formed with the IPD structure of FIG. 1 in accordance with another embodiment.





In the following description, the same or similar elements are labeled with the same or similar reference numbers.


DETAILED DESCRIPTION

As an overview and in accordance with one embodiment, referring to FIG. 1, an integrated passive device (IPD) structure 100 includes an electronic component 102 having an active surface 104 and an opposite inactive surface 106. IPD structure 100 further includes a passive device structure 112 extending through electronic component 102 between active surface 104 and inactive surface 106 and having a portion(s) 114 and/or 116 formed on active surface 104, inactive surface 106, or both active and inactive surfaces 104, 106. Accordingly, IPD structure 100 includes the functionality of electronic component 102, e.g., an integrated circuit chip, and of passive device structure 112, e.g., one or more capacitors, resistors, inductors, or surface mounted components. By integrating passive device structure 112 with electronic component 102 to form IPD structure 100, separate mounting of passive component(s) to the substrate is avoided this minimizing the substrate size.


Now in more detail, FIG. 1 is a cross-sectional view of an integrated passive device (IPD) structure 100 in accordance with one embodiment. IPD structure 100 includes an electronic component 102, e.g., an integrated circuit chip, sometimes called an active component. In accordance with this embodiment, electronic component 102 includes an active surface 104 and an opposite inactive surface 106. Electronic component 102 further includes sides 108 extending perpendicularly between active surface 104 and inactive surface 106.


Active surface 104 includes active devices, e.g., transistors, formed therein. Electronic component 102 further includes active surface bond pads 110 on active surface 104. Active surface bond pads 110 provide the input/output terminals for the active devices of electronic component 102.


IPD structure 100 further includes a passive device structure 112. Passive device structure 112 includes an inactive surface passive device structure 114, an active surface passive device structure 116, and a through electronic component passive device structure 118, sometimes called a first structure 114, a second structure 116, and a third structure 118, respectively.


Generally, inactive surface passive device structure 114 is coupled to inactive surface 106. More particularly, inactive surface passive device structure 114 is formed: (1) directly on inactive surface 106; (2) on or in a dielectric layer on inactive surface 106; (3) or otherwise coupled to inactive surface 106.


Generally, active surface passive device structure 116 is coupled to active surface 104. More particularly, active surface passive device structure 116 is formed: (1) directly on active surface 104; (2) on or in a dielectric layer on active surface 104; (3) or otherwise coupled to active surface 104.


Generally, through electronic component passive device structure 118, sometimes called a through passive device structure, extends through electronic component 102 and between active surface 104 and inactive surface 106. Through electronic component passive device structure 118 is electrically connected to inactive surface passive device structure 114 and/or active surface passive device structure 116.


In one embodiment, inactive surface passive device structure 114, active surface passive device structure 116, and through electronic component passive device structure 118 collectively form passive device structure 112, e.g., one or more capacitors, resistors, inductors, or surface mounted passive components. Stated another way, passive device structure 112 includes a first structure 114 on inactive surface 106, a second structure 116 on active surface 104 and a third structure 118 extending through electronic component 102 between active surface 104 and inactive surface 106.


In another embodiment, passive device structure 112 includes through electronic complement passive device structure 118 and further includes inactive surface passive device structure 114 or active surface passive device structure 116, but not both. Stated another way, passive device structure 112 includes structure 118 extending through electronic component 102 between active surface 104 and inactive surface 106 and further includes a structure 114 on inactive surface 106 or a structure 116 on active surface 104.


In accordance with one embodiment, active surface bond pads 110 provide the input/output terminals for passive device structure 112 although passive device structure 112 includes other input/output terminals in other embodiments as described below, for example, with reference to FIGS. 18 and 19.


In one embodiment, IPD structure 100 is mounted to a substrate, e.g., in a flip chip, wire bond or other configuration as described below, for example, with reference to FIGS. 18 and 19. IPD structure 100 includes the functionality of electronic component 102, e.g., an integrated circuit chip, and of passive device structure 112, e.g., one or more capacitors, resistors, inductors, or surface mounted components. By integrating passive device structure 112 with electronic component 102 to form IPD structure 100, separate mounting of passive component(s) to the substrate is avoided this minimizing the substrate size.


In yet another embodiment, in place of electronic component 102, IPD structure 100 is formed with an interposer. In accordance with this embodiment, electronic component 102 in FIG. 1 is representative of an interposer 102. Illustratively, interposer 102 is a dummy silicon, i.e., a silicon chip without any (having an absence of) active devices, a ceramic, a dielectric film, or other dielectric or semiconducting material. In another embodiment, interposer 102 is an electrically conductive material having one or more dielectric layers to electrically isolate passive device structure 112 from interposer 102.


Interposer 102 includes a first surface 104, an opposite second surface 106, and sides 108. Interposer 102 does not include active surface bond pads 110 in one embodiment.


Passive device structure 112 includes first structure 114, second structure 116, and third structure 118 coupled to interposer 102 as described above in relation to electronic component 102. Generally, both interposer 102 and electronic component 102 form the passive device support structure upon which passive device structure 112 is built.


In the figures and discussion that follow, electronic component 102 is set forth. However, in light of this disclosure, those of skill in the art will understand that the various structures can also be fabricated with an interposer in place of electronic component 102.



FIG. 2 is a cross-sectional view of a surface mounted component structure 200 of passive device structure 112 of FIG. 1 in accordance with one embodiment. Referring now to FIG. 2, surface mounted component structure 200 includes through vias 202, sometimes called Through Silicon Vias (TSVs). Through vias 202 extend through electronic component 102 and between active surface 104 and inactive surface 106.


Through vias 202 are electrically conductive in accordance with this embodiment, e.g., are formed of copper or other electrically conductive material. In accordance with this embodiment, to electrically isolate through vias 202 from the bulk 204, e.g., silicon, of electronic component 102, through vias 202 are enclosed within dielectric sheaths 206, e.g., silicon oxide or other dielectric material. In one embodiment, e.g., where bulk 204 is a dielectric material, sheaths 206 are not formed and thus are optional.


In one embodiment, to form through vias 202 and sheaths 206, via apertures are formed in active surface 104 and extend partially or completely through electronic component 102. The sidewalls, e.g., silicon, of the via apertures are oxidized to form sheaths 206 although sheaths 206 are formed by depositing or otherwise forming a dielectric material in the via apertures in other embodiment.


Sheaths 206, and generally the via apertures, are filled with an electrically conductive material to form through vias 202. If necessary, inactive surface 106 is backgrinded or otherwise removed, e.g., etched, to expose through vias 202 at inactive surface 106. Although one example of the formation of through vias 202 and sheaths 206 is set forth above, in light of this disclosure, those of skill in the art will understand that through vias 202 and sheaths 206 are formed using other techniques in other embodiments.


The ends of through vias 202 are exposed at inactive surface 106 thus forming inactive surface through via terminals 208. Similarly, the ends of through vias 202 are exposed at active surface 104 thus forming active surface through via terminals 210.


IPD structure 100 further includes a circuit pattern 212, sometimes called a metal interconnect, formed on inactive surface 106 and electrically connected to inactive surface through via terminals 208.



FIG. 3 is a top plan view of circuit pattern 212 of surface mounted component structure 200 of FIG. 2 in accordance with one embodiment. Referring now to FIGS. 2 and 3 together, circuit pattern 212 includes traces 214A, 214B. First ends 216A, 216B of traces 214A, 214B are electrically connected to inactive surface through via terminals 208 of through vias 202. Second ends 218A, 218B of traces 214A, 214B form component lands for mounting of an electronic component 220, e.g., a passive component such as a capacitor, resistor, or inductor. Second ends 218A, 218B are sometimes called component lands 218A, 218B, respectively.


More particular, electronic component 220 includes terminals 222A, 222B. Terminals 222A, 222B are physically and electrically connected to component lands 218A, 218B by electrically conductive joints 224A, 224B, e.g., solder joints, respectively.


Accordingly, electronic component 220 is mounted directly to inactive surface 106 and thus integrated with electronic component 102 to form IPD structure 100. Further, through vias 202 provide an electrically conductive path through electronic component 102 facilitating connection with electronic component 220 at active surface 104, e.g., at active surface through via terminals 210 or a circuit pattern connected thereto.


Although formation of circuit pattern 212 directly on inactive surface 106 is set forth above, in another embodiment, circuit pattern 212 is formed on a dielectric layer 226 (indicated by the dashed line in FIG. 2). In accordance with this embodiment, dielectric layer 226 is formed on inactive surface 106 and through vias 202 extending through dielectric layer 226. Although not illustrated in the following figures or discussed below, in light of this disclosure, those of skill in the art will understand that a dielectric layer similar to dielectric layer 226 can be formed on active surface 104 and/or on inactive surface 106 and the various structures can be formed on or in these dielectric layers instead of directly on active surface 104 and/or on inactive surface 106.


Further, although formation of circuit pattern 212 on inactive surface 106 (or optionally on dielectric layer 226) is set forth above, in another embodiment, circuit pattern 212 is formed on active surface 104 (or optionally on a dielectric layer on active surface 104).



FIG. 4 is a cross-sectional view of a resistor structure 400 of passive device structure 112 of FIG. 1 in accordance with one embodiment. FIG. 5 is a circuit diagram of resistor structure 400 of FIG. 4 in accordance with one embodiment. Referring now to FIGS. 4 and 5 together, resistor structure 400 includes resistors 402A, 402B, 402C connected in series.


More particularly, resistors 402A, 402B, 402C extend entirely through electronic component 102 and between active surface 104 and inactive surface 106. In one embodiment, through via apertures 404, i.e., holes, are formed through electronic component 102 and between active surface 104 and inactive surface 106. Through via apertures 404 are filled with an electrically resistive or conductive material, e.g., the fill material is electrically resistive with a conductive material, to provide resistors 402A, 402B, 402C with a desired resistance. Resistors 402A, 402B, 402C are enclosed within dielectric sheaths 406 to electrically isolate resistors 402A, 402B, 402C from bulk 204 of electronic component 102. In one embodiment, dielectric sheaths 406 are unnecessary and thus not formed.


The ends of resistors 402A, 402B, 402C at inactive surface 106 provide inactive surface resistor terminals 408-1, 408-2, 408-3 of resistors 402A, 402B, 402C, respectively. Similarly, the ends of resistors 402A, 402B, 402C at active surface 104 provide active surface resistor terminals 410-1, 410-2, 410-3 of resistors 402A, 402B, 402C, respectively.


Resistor structure 400 further includes an upper, e.g., first, circuit pattern 412 on inactive surface 106 and a lower, e.g., second, circuit pattern 414 on active surface 104. Circuit patterns 412, 414 connect resistors 402A, 402B, 402C in series.


More particularly, upper circuit pattern 412 includes upper, e.g., first, traces 416A, 416B, collectively upper traces 416. Lower circuit pattern 414 includes lower, e.g., second, traces 418A, 418B, collectively lower traces 418.


Upper trace 416A is connected to inactive surface resistor terminal 408-1 of resistor 402A. Lower trace 418A electrically connects active surface resistor terminals 410-1, 410-2 of resistors 402A, 402B, respectively, together. Upper trace 416B electrically connects inactive surface resistor terminals 408-2, 408-3 of resistors 402B, 402C, respectively, together. Finally, lower trace 418B is connected to active surface resistor terminal 410-3 of resistor 402C.


As illustrated in FIG. 4, optionally, dielectric layers 420, 422 are formed on inactive surface 106 and active surface 104, respectively. Upper traces 416A, 416B are formed on upper dielectric layer 420 and extend through via apertures 424 in upper dielectric layer 420 to inactive surface resistor terminals 408-1, 408-2, 408-3. Similarly, lower traces 418A, 418B are formed on lower dielectric layer 422 and extend through via apertures 426 in lower dielectric layer 422 to active surface resistor terminals 410-1, 410-2, 410-3. Accordingly, dielectric layers 420, 422 electrically isolate traces 416A, 416B, 418A, 418B from surfaces 104, 106 and from each other.


Although resistor structure 400 is illustrated and discussed above as including three resistors 402A, 402B, 402C, in light of this disclosure, those of skill in the art will understand that a similar resistor structure can be formed with more or less than three resistors. For example, a resistor structure can be formed with only a single resistor 402A including upper trace 416A and lower trace 418A. In yet another embodiment, a resistor structure is formed with n number of resistors connected in series similar to resistors 402A, 402B, 402C, wherein n is a number greater than one.



FIG. 6 is a perspective view of a resistor structure 600 of passive device structure 112 of FIG. 1 in accordance with another embodiment. Referring now to FIGS. 4 and 6 together, resistor structure 600 of FIG. 6 includes n number of resistors 402A, 402B, . . . , 402n similar to resistors 402A, 402B, 402C of resistor structure 400 of FIG. 4. Resistors 402A, 402B, . . . , 402n are connected in series by circuit patterns 412, 414 including upper traces 416 and lower traces 418. Circuit patterns 412, 414 including upper traces 416 and lower traces 418 of resistor structure 600 of FIG. 6 are similar to circuit patterns 412, 414 including upper traces 416 and lower traces 418 of resistor structure 400 of FIG. 4 and so the description thereof is not repeated here. Further, in FIG. 6, electronic component 102 is not illustrated for clarity of presentation.



FIG. 7 is a cross-sectional view of a resistor structure 700 of passive device structure 112 of FIG. 1 in accordance with yet another embodiment. Referring now to FIGS. 2 and 7 together, through vias 202, active surface 104, inactive surface 106, bulk 204, sheaths 206, inactive surface through via terminals 208, and active surface through via terminals 210 of resistor structure 700 of FIG. 7 are similar or identical to through vias 202, active surface 104, inactive surface 106, bulk 204, sheaths 206, inactive surface through via terminals 208, and active surface through via terminals 210 of surface mounted component structure 200 of FIG. 2 and so the description thereof is not repeated here.


Referring now to FIG. 7, resistor structure 700 further includes a resistor 730 formed on inactive surface 106 and electrically connected to inactive surface through via terminals 208. For example, resistor 730 is a thick film resistor formed on inactive surface 106.



FIG. 8 is a top plan view of resistor structure 700 of FIG. 7 including resistor 730 in accordance with one embodiment. Referring now to FIGS. 7 and 8 together, resistor 730 includes terminals 732A, 732B. Terminals 732A, 732B are electrically connected to inactive surface through via terminals 208. Resistor 730, e.g., a thick film resistor, provides a specified resistance between terminals 732A, 732B.


Further, although formation of resistor 730 on inactive surface 106 (or optionally on a dielectric layer on inactive surface 106) is set forth above, in another embodiment, resistor 730 is formed on active surface 104 (or optionally on a dielectric layer on active surface 104).


Further, although only a single resistor 730 is discussed above, in light of this disclosure, those of skill in the art will understand that more than one resistor 730 can be formed on inactive surface 106 and/or on active surface 104 and connected, e.g., in series or parallel.



FIG. 9 is a cross-sectional view of a resistor structure 900 of passive device structure 112 of FIG. 1 in accordance with yet another embodiment. FIG. 10 is a circuit diagram of resistor structure 900 of FIG. 9 in accordance with one embodiment. Active surface 104, inactive surface 106, resistors 402A, 402B, 402C, through via apertures 404, sheaths 406, inactive surface resistor terminals 408-1, 408-2, 408-3, bulk 204, active surface resistor terminals 410-1, 410-2, 410-3, upper dielectric layer 420, lower dielectric layer 422, and via apertures 424, 426 of resistor structure 900 of FIG. 9 are similar or identical to active surface 104, inactive surface 106, resistors 402A, 402B, 402C, through via apertures 404, sheaths 406, inactive surface resistor terminals 408-1, 408-2, 408-3, bulk 204, active surface resistor terminals 410-1, 410-2, 410-3, upper dielectric layer 420, lower dielectric layer 422, and via apertures 424, 426 of resistor structure 400 of FIG. 4 and so the description thereof is not repeated here.


Referring now to FIGS. 9 and 10 together, resistors 402A, 402B, 402C are connected in parallel. More particularly, resistor structure 900 includes an upper, e.g., first, circuit pattern 912 on inactive surface 106 and a lower, e.g., second, circuit pattern 914 on active surface 104. Circuit patterns 912, 914 connect resistors 402A, 402B, 402C in parallel.


In accordance with this embodiment, upper circuit pattern 912 includes an upper, e.g., first, trace 916. Lower circuit pattern 914 includes a lower, e.g., second, trace 918.


Upper trace 916 is connected to inactive surface resistor terminals 408-1, 408-2, 408-3 of resistors 402A, 402B, 402C, respectively. Lower trace 918 is connected to active surface resistor terminals 410-1, 410-2, 410-3 of resistors 402A, 402B, 402C, respectively.


As illustrated in FIG. 9, optionally, dielectric layers 420, 422 are formed on inactive surface 106 and active surface 104, respectively. Upper trace 916 is formed on upper dielectric layer 420 and extends through via apertures 424 in upper dielectric layer 420 to inactive surface resistor terminals 408-1, 408-2, 408-3. Similarly, lower trace 918 is formed on lower dielectric layer 422 and extends through via apertures 426 in lower dielectric layer 422 to active surface resistor terminals 410-1, 410-2, 410-3. Accordingly, dielectric layers 420, 422 electrically isolate traces 916, 918 from surfaces 104, 106.


Although resistor structure 900 of FIG. 9 is illustrated and discussed above as including three resistors 402A, 402B, 402C, in light of this disclosure, those of skill in the art will understand that a similar resistor structure can be formed with more or less than three resistors. For example, a resistor structure is formed with n number of resistors connected in parallel similar to resistors 402A, 402B, 402C, wherein n is a number greater than one.



FIG. 11 is a cross-sectional view of a capacitor structure 1100 of passive device structure 112 of FIG. 1 in accordance with one embodiment. Referring now to FIG. 11, capacitor structure 1100 includes through vias 1102A, 1102B, 1102C, 1102D, 1102E, 1102F, collectively referred to as through vias 1102. Through vias 1102 and bulk 204 form a capacitor 1104 in accordance with this embodiment.


Through vias 1102 extend through electronic component 102 and between active surface 104 and inactive surface 106. Through vias 1102 are electrically conductive in accordance with this embodiment, e.g., are formed of copper or other electrically conductive material. In accordance with this embodiment, to electrically isolate through vias 1102 from bulk 204, e.g., silicon, of electronic component 102, through vias 1102 are enclosed within dielectric sheaths 1106, e.g., silicon oxide or other dielectric material.


The ends of through vias 1102 are exposed at inactive surface 106 thus forming inactive surface through via terminals 1108. Similarly, the ends of through vias 1102 are exposed at active surface 104 thus forming active surface through via terminals 1110.


Dielectric layers 1112, 1114 are formed on inactive surface 106 and active surface 104, respectively. Upper dielectric layer 1112 directly contacts, covers, and electrically isolates inactive surface through via terminals 1108 of through vias 1102B, 1102D, 1102F. However, upper dielectric layer 1112 includes via apertures 1116 that expose inactive surface through via terminals 1108 of through vias 1102A, 1102C, 1102E.


Similarly, lower dielectric layer 1114 directly contacts, covers, and electrically isolates active surface through via terminals 1110 of through vias 1102A, 1102C, 1102E. However, lower dielectric layer 1114 includes via apertures 1118 that expose active surface through via terminals 1110 of through vias 1102B, 1102D, 1102F.


Capacitor structure 1100 of FIG. 11 further includes an upper, e.g., first, circuit pattern 1120 on upper dielectric layer 1112 and generally on inactive surface 106. In accordance with this embodiment, upper circuit pattern 1120 includes an upper, e.g., first, trace 1122. Upper trace 1122 is formed on upper dielectric layer 1112 and extends through via apertures 1116 in upper dielectric layer 1112 to inactive surface through via terminals 1108 of through vias 1102A, 1102C, 1102E. As set forth above, upper dielectric layer 1112 electrically isolates upper trace 1122 from inactive surface through via terminals 1108 of through vias 1102B, 1102D, 1102F.


Capacitor structure 1100 of FIG. 11 further includes a lower, e.g., second, circuit pattern 1124 on lower dielectric layer 1114 and generally on active surface 104. In accordance with this embodiment, lower circuit pattern 1124 includes a lower, e.g., first, trace 1126. Lower trace 1126 is formed on lower dielectric layer 1114 and extends through via apertures 1118 in lower dielectric layer 1114 to active surface through via terminals 1110 of through vias 1102B, 1102D, 1102F. As set forth above, lower dielectric layer 1114 electrically isolates lower trace 1126 from active surface through via terminals 1110 of through vias 1102A, 1102C, 1102E.


Accordingly, through vias 1102A, 1102C, 1102E, sometimes called a first set of through vias 1102, are electrically connected together by upper trace 1122. Through vias 1102B, 1102D, 1102F, sometimes called a second set of through vias 1102, are electrically connected together by lower trace 1126. Further through vias 1102A, 1102C, 1102E are electrically isolated from through vias 1102B, 1102D, 1102F by bulk 204/sheaths 1106 thus forming capacitor 1104.


More particularly, through vias 1102A, 1102C, 1102E form a first plate 1128 of capacitor 1104 and through vias 1102B, 1102D, 1102F form a second plate 1130 of capacitor 1104. First plate 1128 is separated from second plate 1130 by bulk 204/sheaths 1106, which form the dielectric material for capacitor 1104 in this embodiment. In one embodiment, through vias 1102A, 1102C, 1102E are interdigitated, e.g., interlocked like the fingers of clasped hands, with through vias 1102B, 1102D, 1102F, as illustrated in FIG. 11.


Although capacitor structure 1100 of FIG. 11 is illustrated and discussed above as including six through vias 1102, in light of this disclosure, those of skill in the art will understand that a similar capacitor can be formed with more or less than six through vias. Those of skill in the art will further understand that the perspective view of capacitor structure 1100 can be of any size or shape.



FIG. 12 is a cross-sectional view of a capacitor structure 1200 of passive device structure 112 of FIG. 1 in accordance with another embodiment. FIG. 13 is a cross-sectional view of capacitor structure 1200 of FIG. 12 along the line XIII-XIII in accordance with one embodiment.


Referring now to FIGS. 2, 12, and 13 together, through vias 202, active surface 104, inactive surface 106, bulk 204, sheaths 206, inactive surface through via terminals 208, and active surface through via terminals 210 of capacitor structure 1200 of FIGS. 12, 13 are similar or identical to through vias 202, active surface 104, inactive surface 106, bulk 204, sheaths 206, inactive surface through via terminals 208, and active surface through via terminals 210 of surface mounted component structure 200 of FIG. 2 and so the description thereof is not repeated here.


Referring now to FIGS. 12 and 13 together, capacitor structure 1200 includes capacitor plates 1202, 1204 formed on inactive surface 106. Capacitor plate 1202 is connected to an inactive surface though via terminal 208 of a first through via 202. Similarly, capacitor plate 1204 is connected to an inactive surface though via terminal 208 of a second through via 202.


Capacitor plate 1202 and capacitor plate 1204 include fingers 1206A, 1206B, 1206C, 1206D, and fingers 1208A, 1208B, 1208C, 1208D, respectively. Fingers 1206A, 1206B, 1206C, 1206D, collectively first fingers 1206, are interdigitated with fingers 1208A, 1208B, 1208C, 1208D, collectively second fingers 1208, in a direction parallel with inactive surface 106.


Although capacitor plates 1202, 1204 are illustrated and set forth herein as each including four fingers 1206, 1208, in accordance with other embodiments, capacitor plates 1202, 1204 have more or less than four fingers.


As indicated by the dashed lines in FIGS. 12 and 13, in one embodiment, some portions or all of capacitor plates 1202, 1204 extend into electronic component 102. For example, fingers 1206, 1208 extend into electronic component 102 and more particularly extend through inactive surface 106 and into bulk 204 of electronic component 102, e.g., to active surface 104.


In one embodiment, trenches are formed in inactive surface 106 of electronic component 102 and extend at least partially through, or entirely through, electronic component 102. Optionally, these trenches are lined with a dielectric material. Further, these trenches are filled with an electrically conductive material to form fingers 1206, 1208 and generally capacitor plates 1202, 1204.



FIG. 13A is a cross-sectional view of a capacitor structure 1200A in accordance with another embodiment. Capacitor structure 1200A of FIG. 13A is similar to capacitor structure 1200 of FIG. 13 and only the significant differences are discussed below.


Referring now to FIG. 13A, in accordance with this embodiment, capacitor plate 1204 is formed on active surface 104. Capacitor plate 1204 is connected to the active surface though via terminal 210 of the first through via 202.


Accordingly, capacitor plate 1202 is separated from capacitor plate 1204 by bulk 204, which forms the dielectric for capacitor structure 1200A, e.g., a top and bottom plate capacitor, in accordance with this embodiment.


Capacitor plates 1202, 1204 are not limited to the particular shapes as illustrated in FIG. 12, but can be solid plates or other shapes.



FIG. 14 is a perspective view of an inductor structure 1400 of passive device structure 112 of FIG. 1 in accordance with one embodiment. FIG. 15 is a cross-sectional view of inductor structure 1400 of FIG. 14 along the line XV-XV in accordance with one embodiment.


Referring now to FIGS. 2, 14 and 15 together, through vias 202, active surface 104, inactive surface 106, bulk 204, sheaths 206, inactive surface through via terminals 208, and active surface through via terminals 210 of inductor structure 1400 of FIGS. 14, 15 are similar or identical to through vias 202, active surface 104, inactive surface 106, bulk 204, sheaths 206, inactive surface through via terminals 208, and active surface through via terminals 210 of surface mounted component structure 200 of FIG. 2 and so the description thereof is not repeated here.


Referring now to FIGS. 14 and 15 together, inductor structure 1400 includes an inductor 1402 on inactive surface 106 of electronic component 102. Inductor 1402 is a device that stores energy in the form of a magnetic field created by an electrical current passing through inductor 1402. Inductor 1402 is sometimes called a metal interconnect.


Inductor 1402 includes an outer, e.g., first, terminal 1404 and an inner, e.g., second, terminal 1406. Inductor 1402 spirals inwards, i.e., decreases in radius, from outer terminal 1404 to inner terminal 1406.


Inductor 1402 includes a conductive spiral 1408 between outer terminal 1404 and inner terminal 1406. In accordance at this embodiment, spiral 1408 is a rectangular spiral, e.g., includes a plurality of linear segments connected together. However, in other embodiments, spiral 1408 is non rectangular, e.g., is a smooth curve between outer terminal 1404 and inner terminal 1406.


Inductor 1402 is formed on inactive surface 106. Outer terminal 1404 is connected to inactive surface though via terminal 208 of a first through via 202. Similarly, inner terminal 1406 is connected to inactive surface though via terminal 208 of a second through via 202.


In accordance with this embodiment, inductor structure 1400 further includes a lower circuit pattern 1410 on active surface 104 of electronic component 102. Lower circuit pattern 1410 includes a first trace 1412A and a second trace 1412B. First trace 1412A is connected to active surface through via terminal 210 of the first through via 202. Similarly, second trace 1412B is connected to active surface through via terminal 210 of the second through via 202.


Accordingly, first trace 1412A is electrically connected to inner terminal 1406 by the respective through via 202 and second trace 1412B is electrically connected to outer terminal 1404 also by the respective through via 202.


Although only a single inductor 1402 is illustrated in FIGS. 14 and 15 and discussed above, in other embodiments, two or more inductors are formed and interconnected. An example of two interconnected inductors is illustrated in FIG. 16 and discussed further below.



FIG. 16 is a perspective view of an inductor structure 1600 of passive device structure 112 of FIG. 1 in accordance with one embodiment. In FIG. 16, electronic component 102 is not illustrated for clarity of presentation.


Inductor structure 1600 of FIG. 16 includes a first inductor 1402 and a second inductor 1602. Inductor 1402 of FIG. 16 is the same as or similar to inductor 1402 of FIGS. 14, 15 and so the discussion is not repeated here.


Referring now to FIGS. 1 and 16 together, inductor 1602 is formed on active surface 104. Inductor 1602 is a device that stores energy in the form of a magnetic field created by an electrical current passing through inductor 1602.


Inductor 1602 includes an outer, e.g., first, terminal 1604 and an inner, e.g., second, terminal 1606. Inductor 1602 spirals inwards, i.e., decreases in radius, from outer terminal 1604 to inner terminal 1606.


Inductor 1602 includes a conductive spiral 1608 between outer terminal 1604 and inner terminal 1606. In accordance at this embodiment, spiral 1608 is a rectangular spiral, e.g., includes a plurality of linear segments connected together. However, in other embodiments, spiral 1608 is non rectangular, e.g., is a smooth curve between outer terminal 1604 and inner terminal 1606.


Inductor 1602 is formed on active surface 104. Inner terminal 1406 of inductor 1402 is connected to an inactive surface though via terminal 208 of a through via 202. Inner terminal 1606 of inductor 1602 is connected to an active surface though via terminal 210 of the same through via 202. Accordingly, inner terminal 1406 of inductor 1402 is connected to inner terminal 1606 of inductor 1602 by the respective through via 202.


In inductor structures 1400, 1600 of FIGS. 14, 15, and 16, the magnetic field created by a current passing though inductors 1402 and/or 1602 is generally perpendicular to active surface 104 and inactive surface 106. Stated another way, inductors 1402 and/or 1602 have an axis 1610 (FIG. 16) perpendicular to active surface 104 and inactive surface 106. In another embodiment such as that set forth below in reference to FIG. 17, a magnetic field created by a current passing through an inductor is generally parallel to active surface 104 and inactive surface 106.



FIG. 17 is a perspective view of an inductor structure 1700 of passive device structure 112 of FIG. 1 in accordance with one embodiment. In FIG. 17, electronic component 102 is not illustrated for clarity of presentation.


Referring now to FIGS. 1 and 17 together, inductor structure 1700 includes an upper, e.g., first, circuit pattern 1702, a lower, e.g., second, circuit pattern 1704 and through vias 202.


Through vias 202 are formed of an electrically conductive material in this embodiment. Through vias 202 include inactive surface though via terminals 208 at inactive surface 106 and active surface through via terminals 210 at active surface 104.


Upper circuit pattern 1702 is formed on inactive surface 106 of electronic component 102. Upper circuit pattern 1702 includes electrically conductive upper traces 1706 that connect inactive surface through via terminals 208 of adjacent through vias 202 together.


Similarly, lower circuit pattern 1704 is formed on active surface 104 of electronic component 102. Lower circuit pattern 1704 includes electrically conductive lower traces 1708 that connect active surface through via terminals 210 of adjacent through vias 202 together.


As illustrated in FIG. 17, through vias 202 are connected together in series by traces 1706, 1708 to form an electrically conductive inductor 1710 (e.g., a coil) having an axis 1712 parallel to surfaces 104, 106. Thus, a magnetic field created by a current passing through inductor 1710 is generally parallel to active surface 104 and inactive surface 106.



FIG. 18 is a cross-sectional view of an IPD package 1800 formed with IPD structure 100 of FIG. 1 in accordance with one embodiment. Referring now to FIGS. 1 and 18 together, IPD package 1800, sometimes called an electronic component package, includes a substrate 1802 including an upper, e.g., first, surface 1802U and an opposite lower, e.g., second, surface 1802L. Substrate 1802 is a dielectric material such as laminate, ceramic, printed circuit board material, or other dielectric material.


Formed on upper surface 1802U of substrate 1802 are electrically conductive upper, e.g., first, traces 1804, e.g., formed of copper. Formed on lower surface 1802L of substrate 1802 are lower, e.g., second, traces 1806. Lower traces 1806 are electrically connected to upper traces 1804 by electrically conductive vias 1808 extending through substrate 1802 between upper surface 1802U and lower surface 1802L.


Although a particular electrically conductive pathway between upper traces 1804 and lower traces 1806 is described above, other electrically conductive pathways can be formed. For example, contact metallizations can be formed between the various electrical conductors.


Further, instead of straight though vias 1808, in one embodiment, substrate 1802 is a multilayer substrate and a plurality of vias and/or internal traces form the electrical interconnection between upper traces 1804 and lower traces 1806. Further, substrate 1802 can be another type of substrate, such as, for example, a leadframe type substrate. In another embodiment, IPD package 1800 is formed without a substrate, for example, is a Wafer Level Fan Out (WLFO) type package. In light of this disclosure, those of skill in the art will understand that any one of a number of package configurations are possible depending upon the particular application.


In accordance with this embodiment, IPD structure 100 in accordance with any of the embodiments as set forth above includes active surface bond pads 110 and active surface passive device bond pads 1810 on active surface 104. As discussed above, active surface bond pads 110, sometimes called electronic component bond pads 110, provide the input/output terminals for the active devices of electronic component 102 of IPD structure 100.


Active surface passive device bond pads 1810 provide the input/output terminals for passive device structure 112 of IPD structure 100. Illustratively, active surface through via terminals (e.g., see active surface through via terminals 210 of FIGS. 2, 7, 13) and/or terminals of a circuit pattern (e.g., see lower circuit pattern 414, 914, 1124, 1410, 1710 of FIGS. 4, 6, 9, 11, 15, 17 and terminals 1604, 1606 of FIG. 16) form active surface passive device bond pads 1810.


IPD structure 100 is mounted in a flip chip configuration in accordance with this embodiment such that active surface 104 faces towards substrate 1802. More particularly, flip chip bumps 1812, e.g., solder, form the physical and electrical connections between active surface bond pads 110, 1810 and upper traces 1804, e.g., bond fingers thereof. Optionally, an underfill 1814 is applied between active surface 104 of IPD structure 100 and upper surface 1802U of substrate 1802 and encloses and protects flip chip bumps 1812.


Optionally, inactive surface passive device bond pads 1816 are formed on inactive surface 106 of IPD structure 100. Inactive surface passive device bond pads 1816 also provide the input/output terminals for passive device structure 112 of IPD structure 100. Illustratively, inactive surface through via terminals (e.g., see inactive surface through via terminals 208 of FIGS. 2, 7, 13) and/or terminals of a circuit pattern (e.g., see upper circuit pattern 412, 912, 1120, 1702 of FIGS. 4, 6, 9, 11, 17 and terminals 1404, 1406 of FIGS. 14, 16) form inactive surface passive device bond pads 1816.


Inactive surface passive device bond pads 1816 are electrically connected to upper traces 1804, e.g., bond fingers thereof, by electrically conductive bond wires 1818. Optionally, IPD structure 100 and bond wires 1818 are enclosed in a package body 1820, e.g., an encapsulant.


In accordance with various embodiments, passive device structure 112 is provided with: (1) active surface passive device bond pads 1810 on active surface 104 only; (2) inactive surface passive device bond pads 1816 on inactive surface 106 only; or (3) active surface passive device bond pads 1810 on active surface 104 and inactive surface passive device bond pads 1816 on inactive surface 106. Accordingly, passive device structure 112 is readily configured into a flip chip configuration, a wirebond configuration, or a combined flip chip/wirebond configuration.



FIG. 19 is a cross-sectional view of an IPD package 1900 formed with IPD structure 100 of FIG. 1 in accordance with another embodiment. Substrate 1802, upper traces 1804, lower traces 1806, and vias 1808 of IPD package 1900 of FIG. 19 are similar or identical to substrate 1802, upper traces 1804, lower traces 1806, and vias 1808 of IPD package 1800 of FIG. 18 and so the description thereof is not repeated here.


Referring now to FIGS. 1 and 19 together, in accordance with this embodiment, IPD structure 100 is mounted in a wirebond configuration such that active surface 104 faces away from substrate 1802. Inactive surface 106 is mounted to upper surface 1802U of substrate 1802 with an adhesive 1902, sometimes called a die attach adhesive.


Active surface bond pads 110, 1810 on active surface 104 are electrically connected to upper traces 1804, e.g., bond fingers thereof, by electrically conductive bond wires 1904. Optionally, IPD structure 100 and bond wires 1904 are enclosed in a package body 1906, e.g., an encapsulant.


Optionally, IPD structure 100 includes inactive surface passive device bond pads 1816 on inactive surface 106. Flip chip bumps 1908, e.g., solder, form the physical and electrical connections between inactive surface passive device bond pads 1816 and upper traces 1804, e.g., bond fingers thereof. Optionally, adhesive 1902 (which functions as an underfill in accordance with this example) is applied between inactive surface 106 of IPD structure 100 and upper surface 1802U of substrate 1802 and encloses and protects flip chip bumps 1908.


In accordance with various embodiments, passive device structure 112 is provided with: (1) active surface passive device bond pads 1810 on active surface 104 only; (2) inactive surface passive device bond pads 1816 on inactive surface 106 only; or (3) active surface passive device bond pads 1810 on active surface 104 and inactive surface passive device bond pads 1816 on inactive surface 106. Accordingly, passive device structure 112 is readily configured into a flip chip configuration, a wirebond configuration, or a combined flip chip/wirebond configuration.


Although specific embodiments were described herein, the scope of the invention is not limited to those specific embodiments. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.

Claims
  • 1. An integrated passive device (IPD) structure comprising: a passive device support structure comprising: a first surface; andan opposite second surface; anda passive device structure comprising: a first through passive device structure extending through the passive device support structure between the first surface and the second surface, wherein the first through passive device structure comprises at least one resistor;a second through passive device structure extending through the passive device support structure between the first surface and the second surface, wherein the second through passive device structure comprises at least one resistor; anda first surface passive device structure coupled to respective ends of the first and second through passive device structures to form a resistor that comprises the first through passive device structure, the first surface passive device structure, and the second through passive device structure, the first surface passive device structure being further coupled to the first surface.
  • 2. The IPD structure of claim 1 wherein the first surface is an active surface of the passive device support structure, the active surface comprising active devices formed therein, wherein the passive device support structure further comprises bond pads on the active surface, the bond pads providing input/output terminals for the active devices.
  • 3. The IPD structure of claim 2 wherein the passive device structure further comprises active surface passive device bond pads on the active surface, the active surface passive device bond pads providing input/output terminals for the passive device structure.
  • 4. The IPD structure of claim 2 wherein the second surface is an inactive surface of the passive device support structure, the passive device structure further comprises inactive surface passive device bond pads on the inactive surface, the inactive surface passive device bond pads providing input/output terminals for the passive device structure.
  • 5. The IPD structure of claim 1 wherein the first surface is an inactive surface of the passive device support structure.
  • 6. The IPD structure of claim 1 wherein the passive device structure further comprises a second surface passive device structure coupled to the first through passive device structure, the second surface passive device structure being further coupled to the second surface.
  • 7. The IPD structure of claim 1 wherein the first through passive device structure comprises electrically conductive through vias.
  • 8. The IPD structure of claim 7 wherein the first surface passive device structure comprises: a circuit pattern coupled to the through vias, the circuit pattern comprising lands; andan electronic component coupled to the lands.
  • 9. The IPD structure of claim 7 wherein the first surface passive device structure comprises: a resistor comprising terminals coupled to the through vias.
  • 10. The IPD structure of claim 7 wherein the first surface passive device structure comprises: a first capacitor plate coupled to a first through via of the through vias; anda second capacitor plate coupled to a second through via of the through vias.
  • 11. The IPD structure of claim 7 wherein a first set of the through vias form a first capacitor plate of a capacitor and a second set of the through vias form a second capacitor plate of the capacitor.
  • 12. The IPD structure of claim 7 wherein the first surface passive device structure comprises: a first inductor comprising terminals coupled to the through vias.
  • 13. The IPD structure of claim 12 further comprising a second inductor coupled to the second surface, the second inductor comprising terminals coupled to the through vias.
  • 14. The IPD structure of claim 7 wherein the first surface passive device structure comprises: a first circuit pattern, the passive device structure further comprising a second circuit pattern coupled to the second surface, the first circuit pattern and the second circuit pattern coupling the through vias together in series to form an inductor.
  • 15. The IPD structure of claim 1 wherein the first surface passive device structure comprises: a first circuit pattern, the passive device structure further comprising a second circuit pattern coupled to the second surface, the first circuit pattern and the second circuit pattern coupling the at least one resistor of the first through passive device structure together.
  • 16. The IPD structure of claim 1, wherein the passive device structure further comprises: a third through passive device structure extending through the passive device support structure between the first surface and the second surface, wherein the third through passive device structure comprises at least one resistor; anda second surface passive device structure coupled to the second and third through passive device structures to form a resistor that comprises the first through passive device structure, the first surface passive device structure, the second through passive device structure, the second surface passive device structure, and the third through passive device structure, the first surface passive device structure being further coupled to the second surface.
US Referenced Citations (453)
Number Name Date Kind
2596993 Gookin May 1952 A
3435815 Forcier Apr 1969 A
3698821 Ekstrand Oct 1972 A
3734660 Davies et al. May 1973 A
3838984 Crane et al. Oct 1974 A
4054238 Lloyd et al. Oct 1977 A
4189342 Kock Feb 1980 A
4194127 Schmidt Mar 1980 A
4258381 Inaba Mar 1981 A
4289922 Devlin Sep 1981 A
4301464 Otsuki et al. Nov 1981 A
4332537 Slepcevic Jun 1982 A
4394712 Anthony Jul 1983 A
4417266 Grabbe Nov 1983 A
4451224 Harding May 1984 A
4499655 Anthony Feb 1985 A
4530152 Roche et al. Jul 1985 A
4541003 Otsuka et al. Sep 1985 A
4646710 Schmid et al. Mar 1987 A
4707724 Suzuki et al. Nov 1987 A
4727633 Herrick Mar 1988 A
4729061 Brown Mar 1988 A
4737839 Burt Apr 1988 A
4756080 Thorp, Jr. et al. Jul 1988 A
4776022 Fox et al. Oct 1988 A
4812896 Rothgery et al. Mar 1989 A
4862245 Pashby et al. Aug 1989 A
4862246 Masuda et al. Aug 1989 A
4907067 Derryberry Mar 1990 A
4920074 Shimizu et al. Apr 1990 A
4935803 Kalfus et al. Jun 1990 A
4942454 Mori et al. Jul 1990 A
4987475 Schlesinger et al. Jan 1991 A
5018003 Yasunaga et al. May 1991 A
5029386 Chao et al. Jul 1991 A
5041902 McShane Aug 1991 A
5057900 Yamazaki Oct 1991 A
5059379 Tsutsumi et al. Oct 1991 A
5065223 Matsuki et al. Nov 1991 A
5070039 Johnson et al. Dec 1991 A
5087961 Long et al. Feb 1992 A
5091341 Asada et al. Feb 1992 A
5096852 Hobson Mar 1992 A
5108541 Schneider et al. Apr 1992 A
5116459 Kordus et al. May 1992 A
5118298 Murphy Jun 1992 A
5122860 Kikuchi et al. Jun 1992 A
5134773 LeMaire et al. Aug 1992 A
5151039 Murphy Sep 1992 A
5157475 Yamaguchi Oct 1992 A
5157480 McShane et al. Oct 1992 A
5168368 Gow, 3rd et al. Dec 1992 A
5172213 Zimmerman Dec 1992 A
5172214 Casto Dec 1992 A
5175060 Enomoto et al. Dec 1992 A
5181445 Cothrell Jan 1993 A
5200362 Lin et al. Apr 1993 A
5200809 Kwon Apr 1993 A
5214845 King et al. Jun 1993 A
5216278 Lin et al. Jun 1993 A
5218231 Kudo Jun 1993 A
5221642 Burns Jun 1993 A
5229647 Gnadinger Jul 1993 A
5232505 Novak et al. Aug 1993 A
5250841 Sloan et al. Oct 1993 A
5252853 Michii Oct 1993 A
5258094 Furui et al. Nov 1993 A
5266834 Nishi et al. Nov 1993 A
5268310 Goodrich et al. Dec 1993 A
5273938 Lin et al. Dec 1993 A
5277972 Sakumoto et al. Jan 1994 A
5278446 Nagaraj et al. Jan 1994 A
5279029 Burns Jan 1994 A
5281849 Singh Deo et al. Jan 1994 A
5294897 Notani et al. Mar 1994 A
5327008 Djennas et al. Jul 1994 A
5332864 Liang et al. Jul 1994 A
5335771 Murphy Aug 1994 A
5336931 Juskey et al. Aug 1994 A
5338900 Schneider et al. Aug 1994 A
5343076 Katayama et al. Aug 1994 A
5353498 Fillion et al. Oct 1994 A
5358905 Chiu Oct 1994 A
5365106 Watanabe Nov 1994 A
5369431 Levy et al. Nov 1994 A
5381042 Lerner et al. Jan 1995 A
5391439 Tomita et al. Feb 1995 A
5394303 Yamaji Feb 1995 A
5406124 Morita et al. Apr 1995 A
5410180 Fuji et al. Apr 1995 A
5414299 Wang et al. May 1995 A
5417905 Lemaire et al. May 1995 A
5424576 Djennas et al. Jun 1995 A
5428248 Cha Jun 1995 A
5432677 Mowatt et al. Jul 1995 A
5435057 Bindra et al. Jul 1995 A
5444301 Song et al. Aug 1995 A
5452511 Chang Sep 1995 A
5454905 Fogelson Oct 1995 A
5474958 Djennas et al. Dec 1995 A
5484274 Neu Jan 1996 A
5493151 Asada et al. Feb 1996 A
5506793 Straayer et al. Apr 1996 A
5508556 Lin Apr 1996 A
5517056 Bigler et al. May 1996 A
5517234 Gerber et al. May 1996 A
5521429 Aono et al. May 1996 A
5528076 Pavio Jun 1996 A
5534467 Rostoker Jul 1996 A
5539251 Iverson et al. Jul 1996 A
5543657 Diffenderfer et al. Aug 1996 A
5544412 Romero et al. Aug 1996 A
5545923 Barber Aug 1996 A
5576517 Wojnarowski et al. Nov 1996 A
5578525 Mizukoshi Nov 1996 A
5581122 Chao et al. Dec 1996 A
5592019 Ueda et al. Jan 1997 A
5592025 Clark et al. Jan 1997 A
5594274 Suetaki Jan 1997 A
5595934 Kim Jan 1997 A
5604376 Hamburgen et al. Feb 1997 A
5608265 Kitano et al. Mar 1997 A
5608267 Mahulikar et al. Mar 1997 A
5619068 Benzoni Apr 1997 A
5625222 Yoneda et al. Apr 1997 A
5633528 Abbott et al. May 1997 A
5639990 Nishihara et al. Jun 1997 A
5640047 Nakashima Jun 1997 A
5641997 Ohta et al. Jun 1997 A
5643433 Fukase et al. Jul 1997 A
5644169 Chun Jul 1997 A
5646831 Manteghi Jul 1997 A
5650663 Parthasarathi Jul 1997 A
5661088 Tessier et al. Aug 1997 A
5665996 Williams et al. Sep 1997 A
5673479 Hawthorne Oct 1997 A
5683806 Sakumoto et al. Nov 1997 A
5689135 Ball Nov 1997 A
5696666 Miles et al. Dec 1997 A
5701034 Marrs Dec 1997 A
5703407 Hori Dec 1997 A
5710064 Song et al. Jan 1998 A
5723899 Shin Mar 1998 A
5724233 Honda et al. Mar 1998 A
5726493 Yamashita et al. Mar 1998 A
5736432 Mackessy Apr 1998 A
5736448 Saia et al. Apr 1998 A
5745984 Cole, Jr. et al. May 1998 A
5753532 Sim May 1998 A
5753977 Kusaka et al. May 1998 A
5766972 Takahashi et al. Jun 1998 A
5769989 Hoffmeyer et al. Jun 1998 A
5770888 Song et al. Jun 1998 A
5776798 Quan et al. Jul 1998 A
5783861 Son Jul 1998 A
5784484 Umezawa Jul 1998 A
5786238 Pai et al. Jul 1998 A
5801440 Chu et al. Sep 1998 A
5814877 Diffenderfer et al. Sep 1998 A
5814881 Alagaratnam et al. Sep 1998 A
5814883 Sawai et al. Sep 1998 A
5814884 Davis et al. Sep 1998 A
5817540 Wark Oct 1998 A
5818105 Kouda Oct 1998 A
5821457 Mosley et al. Oct 1998 A
5821615 Lee Oct 1998 A
5834830 Cho Nov 1998 A
5835988 Ishii Nov 1998 A
5841193 Eichelberger Nov 1998 A
5844306 Fujita et al. Dec 1998 A
5856911 Riley Jan 1999 A
5859471 Kuraishi et al. Jan 1999 A
5859475 Freyman et al. Jan 1999 A
5866939 Shin et al. Feb 1999 A
5871782 Choi Feb 1999 A
5874770 Saia et al. Feb 1999 A
5874784 Aoki et al. Feb 1999 A
5877043 Alcoe et al. Mar 1999 A
5886397 Ewer Mar 1999 A
5886398 Low et al. Mar 1999 A
5894108 Mostafazadeh et al. Apr 1999 A
5897339 Song et al. Apr 1999 A
5900676 Kweon et al. May 1999 A
5903049 Mori May 1999 A
5903050 Thurairajaratnam et al. May 1999 A
5909053 Fukase et al. Jun 1999 A
5915998 Stidham et al. Jun 1999 A
5917242 Ball Jun 1999 A
5937324 Abercrombie et al. Aug 1999 A
5939779 Kim Aug 1999 A
5942794 Okumura et al. Aug 1999 A
5946569 Huang Aug 1999 A
5951305 Haba Sep 1999 A
5959356 Oh Sep 1999 A
5969426 Baba et al. Oct 1999 A
5973388 Chew et al. Oct 1999 A
5976912 Fukutomi et al. Nov 1999 A
5977613 Takata et al. Nov 1999 A
5977615 Yamaguchi et al. Nov 1999 A
5977630 Woodworth et al. Nov 1999 A
5981314 Glenn et al. Nov 1999 A
5982632 Mosley et al. Nov 1999 A
5986333 Nakamura Nov 1999 A
5986885 Wyland Nov 1999 A
6001671 Fjelstad Dec 1999 A
6013947 Lim Jan 2000 A
6018189 Mizuno Jan 2000 A
6020625 Qin et al. Feb 2000 A
6021380 Fredriksen et al. Feb 2000 A
6025640 Yagi et al. Feb 2000 A
6031279 Lenz Feb 2000 A
RE36613 Ball Mar 2000 E
6034423 Mostafazadeh et al. Mar 2000 A
6035527 Tamm Mar 2000 A
6040626 Cheah et al. Mar 2000 A
6043430 Chun Mar 2000 A
6060768 Hayashida et al. May 2000 A
6060769 Wark May 2000 A
6072228 Hinkle et al. Jun 2000 A
6075284 Choi et al. Jun 2000 A
6081029 Yamaguchi Jun 2000 A
6084310 Mizuno et al. Jul 2000 A
6087715 Sawada et al. Jul 2000 A
6087722 Lee et al. Jul 2000 A
6091075 Shibata et al. Jul 2000 A
6100594 Fukui et al. Aug 2000 A
6113474 Shih et al. Sep 2000 A
6114752 Huang et al. Sep 2000 A
6118174 Kim Sep 2000 A
6118184 Ishio et al. Sep 2000 A
RE36907 Templeton, Jr. et al. Oct 2000 E
6130115 Okumura et al. Oct 2000 A
6130473 Mostafazadeh et al. Oct 2000 A
6133623 Otsuki et al. Oct 2000 A
6140154 Hinkle et al. Oct 2000 A
6143981 Glenn Nov 2000 A
6168969 Farnworth Jan 2001 B1
6169329 Farnworth et al. Jan 2001 B1
6177718 Kozono Jan 2001 B1
6181002 Juso et al. Jan 2001 B1
6184465 Corisis Feb 2001 B1
6184573 Pu Feb 2001 B1
6194250 Melton et al. Feb 2001 B1
6194777 Abbott et al. Feb 2001 B1
6197615 Song et al. Mar 2001 B1
6198171 Huang et al. Mar 2001 B1
6201186 Daniels et al. Mar 2001 B1
6201292 Yagi et al. Mar 2001 B1
6204554 Ewer et al. Mar 2001 B1
6208020 Minamio et al. Mar 2001 B1
6208021 Ohuchi et al. Mar 2001 B1
6208023 Nakayama et al. Mar 2001 B1
6211462 Carter, Jr. et al. Apr 2001 B1
6214525 Boyko et al. Apr 2001 B1
6218731 Huang et al. Apr 2001 B1
6222258 Asano et al. Apr 2001 B1
6222259 Park et al. Apr 2001 B1
6225146 Yamaguchi et al. May 2001 B1
6229200 Mclellan et al. May 2001 B1
6229205 Jeong et al. May 2001 B1
6239367 Hsuan et al. May 2001 B1
6239384 Smith et al. May 2001 B1
6242281 Mclellan et al. Jun 2001 B1
6256200 Lam et al. Jul 2001 B1
6258192 Natarajan Jul 2001 B1
6258629 Niones et al. Jul 2001 B1
6261918 So Jul 2001 B1
6281566 Magni Aug 2001 B1
6281568 Glenn et al. Aug 2001 B1
6282095 Houghton et al. Aug 2001 B1
6285075 Combs et al. Sep 2001 B1
6291271 Lee et al. Sep 2001 B1
6291273 Miyaki et al. Sep 2001 B1
6294100 Fan et al. Sep 2001 B1
6294830 Fjelstad Sep 2001 B1
6295977 Ripper et al. Oct 2001 B1
6297548 Moden et al. Oct 2001 B1
6303423 Lin Oct 2001 B1
6303984 Corisis Oct 2001 B1
6303997 Lee Oct 2001 B1
6307272 Takahashi et al. Oct 2001 B1
6309909 Ohgiyama Oct 2001 B1
6316822 Venkateshwaran et al. Nov 2001 B1
6316838 Ozawa et al. Nov 2001 B1
6323550 Martin et al. Nov 2001 B1
6326243 Suzuya et al. Dec 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326678 Karnezos et al. Dec 2001 B1
6335564 Pour Jan 2002 B1
6337510 Chun-Jen et al. Jan 2002 B1
6339255 Shin Jan 2002 B1
6348726 Bayan et al. Feb 2002 B1
6355502 Kang et al. Mar 2002 B1
6365974 Abbott et al. Apr 2002 B1
6369447 Mori Apr 2002 B2
6369454 Chung Apr 2002 B1
6373127 Baudouin et al. Apr 2002 B1
6379982 Ahn et al. Apr 2002 B1
6380048 Boon et al. Apr 2002 B1
6384472 Huang May 2002 B1
6388336 Venkateshwaran et al. May 2002 B1
6395578 Shin et al. May 2002 B1
6396148 Eichelberger et al. May 2002 B1
6396153 Fillion et al. May 2002 B2
6400004 Fan et al. Jun 2002 B1
6406934 Glenn et al. Jun 2002 B1
6410979 Abe Jun 2002 B2
6414385 Huang et al. Jul 2002 B1
6420779 Sharma et al. Jul 2002 B1
6429508 Gang Aug 2002 B1
6429509 Hsuan Aug 2002 B1
6437429 Su et al. Aug 2002 B1
6444499 Swiss et al. Sep 2002 B1
6448633 Yee et al. Sep 2002 B1
6448661 Kim et al. Sep 2002 B1
6452279 Shimoda Sep 2002 B2
6459148 Chun-Jen et al. Oct 2002 B1
6462107 Sinclair et al. Oct 2002 B1
6464121 Reijnders Oct 2002 B2
6476388 Nakagaki et al. Nov 2002 B1
6476469 Hung et al. Nov 2002 B2
6476474 Hung Nov 2002 B1
6482680 Khor et al. Nov 2002 B1
6498099 McLellan et al. Dec 2002 B1
6498392 Azuma Dec 2002 B2
6507096 Gang Jan 2003 B2
6507120 Lo et al. Jan 2003 B2
6521530 Peters et al. Feb 2003 B2
6524885 Pierce Feb 2003 B2
6534849 Gang Mar 2003 B1
6545332 Huang Apr 2003 B2
6545345 Glenn et al. Apr 2003 B1
6559525 Huang May 2003 B2
6566168 Gang May 2003 B2
6573461 Roeters et al. Jun 2003 B2
6577013 Glenn et al. Jun 2003 B1
6583503 Akram et al. Jun 2003 B2
6593645 Shih et al. Jul 2003 B2
6603196 Lee et al. Aug 2003 B2
6603877 Bishop Aug 2003 B1
6608371 Kurashima et al. Aug 2003 B2
6624005 DiCaprio et al. Sep 2003 B1
6667546 Huang et al. Dec 2003 B2
6671398 Reinhorn et al. Dec 2003 B2
6727576 Hedler et al. Apr 2004 B2
6730857 Konrad et al. May 2004 B2
6740964 Sasaki May 2004 B2
6780770 Larson Aug 2004 B2
6831371 Huemoeller et al. Dec 2004 B1
6838776 Leal et al. Jan 2005 B2
6845554 Frankowsky et al. Jan 2005 B2
6853572 Sabharwal Feb 2005 B1
6869870 Lin Mar 2005 B2
6872591 Wang et al. Mar 2005 B1
6873054 Miyazawa et al. Mar 2005 B2
6905914 Huemoeller et al. Jun 2005 B1
6919514 Konrad et al. Jul 2005 B2
6921975 Leal et al. Jul 2005 B2
6930256 Huemoeller et al. Aug 2005 B1
7015075 Fay et al. Mar 2006 B2
7041534 Chao et al. May 2006 B2
7129158 Nakai Oct 2006 B2
7129572 Wang Oct 2006 B2
7151009 Kim et al. Dec 2006 B2
7190062 Sheridan et al. Mar 2007 B1
7192807 Huemoeller et al. Mar 2007 B1
7208838 Masuda Apr 2007 B2
7223634 Yamaguchi May 2007 B2
7242081 Lee Jul 2007 B1
7247523 Huemoeller et al. Jul 2007 B1
7272444 Peterson et al. Sep 2007 B2
7335571 Rumsey et al. Feb 2008 B2
7345361 Mallik et al. Mar 2008 B2
7361533 Huemoeller et al. Apr 2008 B1
7372151 Fan et al. May 2008 B1
7384864 Lin Jun 2008 B2
7394110 Coolbaugh et al. Jul 2008 B2
7396756 Lin Jul 2008 B2
7420272 Huemoeller et al. Sep 2008 B1
7420276 Lin et al. Sep 2008 B2
7553738 Min et al. Jun 2009 B2
7572681 Huemoeller et al. Aug 2009 B1
7622811 Chow et al. Nov 2009 B2
7629860 Liu et al. Dec 2009 B2
7632753 Rusli et al. Dec 2009 B1
7692286 Huemoeller et al. Apr 2010 B1
7714431 Huemoeller et al. May 2010 B1
7714996 Yan et al. May 2010 B2
7723210 Berry et al. May 2010 B2
7741698 Chinthakindi et al. Jun 2010 B2
7763954 Chinthakindi et al. Jul 2010 B2
7777351 Berry et al. Aug 2010 B1
7842541 Rusli et al. Nov 2010 B1
7843052 Yoo et al. Nov 2010 B1
7843072 Park et al. Nov 2010 B1
7902660 Lee et al. Mar 2011 B1
8337657 Dunlap et al. Dec 2012 B1
20010008305 McLellan et al. Jul 2001 A1
20010011654 Schmidt et al. Aug 2001 A1
20010012704 Eldridge Aug 2001 A1
20010014538 Kwan et al. Aug 2001 A1
20010017694 Oomori et al. Aug 2001 A1
20020017710 Kurashima et al. Feb 2002 A1
20020024122 Jung et al. Feb 2002 A1
20020027297 Ikenaga et al. Mar 2002 A1
20020061642 Haji et al. May 2002 A1
20020140061 Lee Oct 2002 A1
20020140068 Lee et al. Oct 2002 A1
20020163015 Lee et al. Nov 2002 A1
20030013232 Towle et al. Jan 2003 A1
20030030131 Lee et al. Feb 2003 A1
20030064548 Isaak Apr 2003 A1
20030073265 Hu et al. Apr 2003 A1
20030076666 Daeche et al. Apr 2003 A1
20030134455 Cheng et al. Jul 2003 A1
20040004293 Murayama Jan 2004 A1
20040021201 Ballantine et al. Feb 2004 A1
20040026781 Nakai Feb 2004 A1
20040043551 Beroz Mar 2004 A1
20040046244 Nakamura et al. Mar 2004 A1
20040056277 Karnezos Mar 2004 A1
20040061212 Karnezos Apr 2004 A1
20040061213 Karnezos Apr 2004 A1
20040063242 Karnezos Apr 2004 A1
20040063246 Karnezos Apr 2004 A1
20040104417 Song et al. Jun 2004 A1
20040113260 Sunohara et al. Jun 2004 A1
20040120570 Levi et al. Jun 2004 A1
20040183094 Caletka et al. Sep 2004 A1
20040192033 Hara Sep 2004 A1
20040239918 Sugihara et al. Dec 2004 A1
20040251554 Masuda Dec 2004 A1
20050046002 Lee et al. Mar 2005 A1
20050104181 Lee et al. May 2005 A1
20050116337 Chua et al. Jun 2005 A1
20050194533 Okuda et al. Sep 2005 A1
20050242425 Leal et al. Nov 2005 A1
20050282314 Lo et al. Dec 2005 A1
20060124874 Uto et al. Jun 2006 A1
20070007639 Fukazawa Jan 2007 A1
20070206267 Tung et al. Sep 2007 A1
20070273014 Lee et al. Nov 2007 A1
20070273049 Khan et al. Nov 2007 A1
20070290376 Zhao et al. Dec 2007 A1
20080003414 Magera et al. Jan 2008 A1
20080122079 Chen et al. May 2008 A1
20080136041 Kotake et al. Jun 2008 A1
20080225283 Chi et al. Sep 2008 A1
20080230887 Sun et al. Sep 2008 A1
20090020865 Su Jan 2009 A1
20090039527 Chan et al. Feb 2009 A1
20090212407 Foster et al. Aug 2009 A1
20090229856 Fredenberg et al. Sep 2009 A1
Foreign Referenced Citations (68)
Number Date Country
197 34 794 Jul 1998 DE
0 393 997 Oct 1990 EP
0 459 493 Dec 1991 EP
0 720 225 Jul 1996 EP
0 720 234 Jul 1996 EP
0 794 572 Sep 1997 EP
0 844 665 May 1998 EP
0 936 671 Aug 1999 EP
0 989 608 Mar 2000 EP
1 032 037 Aug 2000 EP
55-163868 Dec 1980 JP
57-045959 Mar 1982 JP
59-208756 Nov 1984 JP
59-227143 Dec 1984 JP
60-010756 Jan 1985 JP
60-116239 Jun 1985 JP
60-195957 Oct 1985 JP
60-231349 Nov 1985 JP
61-039555 Feb 1986 JP
62-009639 Jan 1987 JP
63-033854 Feb 1988 JP
63-067762 Mar 1988 JP
63-188964 Aug 1988 JP
63-205935 Aug 1988 JP
63-233555 Sep 1988 JP
63-249345 Oct 1988 JP
63-289951 Nov 1988 JP
63-316470 Dec 1988 JP
64-054749 Mar 1989 JP
01-106456 Apr 1989 JP
01-175250 Jul 1989 JP
01-205544 Aug 1989 JP
01-251747 Oct 1989 JP
02-129948 May 1990 JP
03-069248 Jul 1991 JP
03-177060 Aug 1991 JP
04-098864 Mar 1992 JP
05-129473 May 1993 JP
05-166992 Jul 1993 JP
05-283460 Oct 1993 JP
06-092076 Apr 1994 JP
06-140563 May 1994 JP
06-260532 Sep 1994 JP
07-297344 Nov 1995 JP
07-312405 Nov 1995 JP
08-064634 Mar 1996 JP
08-083877 Mar 1996 JP
08-125066 May 1996 JP
08-222682 Aug 1996 JP
08-306853 Nov 1996 JP
09-008205 Jan 1997 JP
09-008206 Jan 1997 JP
09-008207 Jan 1997 JP
09-092775 Apr 1997 JP
09-293822 Nov 1997 JP
10-022447 Jan 1998 JP
10-163401 Jun 1998 JP
10-199934 Jul 1998 JP
10-256240 Sep 1998 JP
2000-150765 May 2000 JP
2000-556398 Oct 2000 JP
2001-060648 Mar 2001 JP
2002-043497 Feb 2002 JP
1994-0001979 Jan 1994 KR
10-0220154 Jun 1999 KR
2002-0049944 Jun 2002 KR
WO 9956316 Nov 1999 WO
WO 9967821 Dec 1999 WO
Non-Patent Literature Citations (12)
Entry
Kim et al., “Application of Through Mold Via (TMV) as PoP base package”, 58th ECTC Proceedings, May 2008, Lake Buena Vista, FL, 6 pages, IEEE.
Scanlan, “Package-on-package (PoP) with Through-mold Vias”, Advanced Packaging, Jan. 2008, 3 pages, vol. 17, Issue 1, PennWell Corporation.
Huemoeller et al., “Integrated Circuit Film Substrate Having Embedded Conductive Patterns and Vias”, U.S. Appl. No. 10/261,868, filed Oct. 1, 2002.
Berry et al., “Direct-write Wafer Level Chip Scale Package”, U.S. Appl. No. 11/289,826, filed Nov. 29, 2005.
Huemoeller et al., “Metal Etch Stop Fabrication Method and Structure”, U.S. Appl. No. 11/765,806, filed Jun. 20, 2007.
Huemoeller et al., “Embedded Die Metal Etch Stop Fabrication Method and Structure”, U.S. Appl. No. 11/765,828, filed Jun. 20, 2007.
Karim et al., “Embedded Passive Component Network Substrate and Fabrication Method”, U.S. Appl. No. 11/924,156, filed Oct. 25, 2007.
Huemoeller et al., “Embedded Electronic Component Package Fabrication Method”, U.S. Appl. No. 12/459,532, filed Jul. 2, 2009.
Berry et al., “Direct-Write Wafer Level Chip Scale Package”, U.S. Appl. No. 12/661,597, filed Mar. 19, 2010.
Huemoeller et al., “Through Via Nub Reveal Method and Structure”, U.S. Appl. No. 12/754,837, filed Apr. 6, 2010.
Hiner et al., “Through Via Connected Backside Embedded Circuit Features Structure and Method”, U.S. Appl. No. 12/848,820, filed Aug. 2, 2010.
Do et al., “Semiconductor Device and Manufacturing Method Thereof”, U.S. Appl. No. 12/898,192, filed Oct. 5, 2010.