The invention relates to a lead frame, and especially a lead frame for mounting a semiconductor device thereon.
Due to higher system integration, there is a trend to increase the number of input/output pins (i.e., pin count) on integrated circuit packages. At the same time, there is also a desire to reduce the package size. However, the increase in pin count places a limitation on the reduction of the package size, unless the pitch of the pins is reduced. Reducing the pitch of the pins leads to more complication during fabrication as it requires processes, such as stamping tool fabrication, dambar cut process, testing and surface mount technology to be more accurate.
Therefore, there is a conflict between increasing system integration, which results in a higher pin count, and reducing the size of the integrated circuit package.
In accordance with a first aspect of the present invention, there is provided a lead frame comprising a first portion adapted to have a semiconductor device mounted thereon and a second portion comprising a main member, a number of first contact members and a number of second contact members, the first and second contact members depending from the main member, the second portion at least partially encircling the first portion and the first contact members extending from the main member in a direction away from the first portion and the second contact members extending from the main member in a direction towards the first portion.
An advantage of the invention is that by having contact members which extend both towards and away from the first portion, it is possible to increase the number of contact members for a given package size without requiring a decrease in the pitch of the contact members.
Preferably, the ends of the first and second contact members remote from the main member are substantially co-planar.
Typically, the first portion may also be co-planar with the remote ends of the first and second contact members.
Preferably, the first contact members are offset along the main member from the second contact members.
Typically, the spacing between the first contact members adjacent the main member is greater than the width of the second contact members adjacent to the main member.
Preferably, the spacing between the second contact members adjacent to the main member is greater than the width of the first contact members adjacent to the main member.
Typically, the second portion further comprises a bond member for each of the first contact members, the bond members extending from the main member in a direction towards the first portion. Typically, the bond members are in line with the first contact members and preferably each of the second contact members is separated from its adjacent second contact members by a bond member.
In accordance with a second aspect of the present invention, there is provided a semiconductor device package comprising a substrate, a semiconductor device mounted on the substrate and a number of electrical interconnects electrically coupling electrical contacts on the semiconductor device to contact members on the substrate, the semiconductor device and the electrical interconnects being encapsulated in an electrically insulating material, and the contact members comprising a number of contact members extending from the encapsulation material and a number of second contact members located on a surface of the encapsulating material.
Preferably, the substrate is a lead frame in accordance with the first aspect of the present invention.
Preferably, the second contact members located on the surface of the encapsulating material are substantially co-planar with the ends of the first contact members extending from the encapsulating material.
Preferably, the second contact members are substantially flush with the surface of the encapsulating material. However, it is possible that they may protrude from the surface.
Typically, the surface of the encapsulating material on which the second electrical contact members are located is the surface of the encapsulating material adjacent to the underside of the substrate, which is the side opposite to the side on which the semiconductor device is mounted.
In one example of the invention, the underside of the substrate is exposed on the same surface of the encapsulating material on which the second electrical contact members are exposed, and typically, the exposed underside of the substrate is substantially co-planar with the second electrical contact members.
An example of a lead frame in accordance with the present invention will now be described with reference to the accompanying drawings, in which:
The contact pin portion 3 comprises a central section 5 commonly known as a dambar, which extends substantially parallel to each of the sides of the die pad 2. The dambar 5 has a set of first electrical contacts 6 extending from the dambar 5 in a direction away from the die pad 2. In addition, there are a set of second electrical contacts 7 extending from the dambar 5 in a direction towards the die pad 2. Located between each pair of adjacent second electrical contacts 7 is a bond member 8. The arrangement of the first and second contact members and the bond members 8 on the dambar 5 is shown in more detail in
In use, a semiconductor chip 10 is attached to the die pad 2 using a conventional die attach adhesive (see
After the encapsulation process, portions 9 of the dambar 5 are punched out during a trim/form process. It can be seen from
A finished molded semiconductor device package 20, which in this case is a quad flat package (QFP), is shown in
The first contacts 6 extend from the sides of the packaged device 20 in the same way as the pins on a conventional lead frame based package.
It will also be noted from
The exposed underside of the die pad 2 is an optional feature and it is possible that the lead frame and the mold for molding the encapsulating material 13 could be configured such that the underside of the die pad 2 is not exposed but is covered with encapsulating material 13. In addition, it may be desirable to perform the molding process such that the exposed ends of the second contacts 7 and (optionally) the underside of the die pad 2 protrude from the surface of the encapsulating material 13 instead of being flush with the surface of the encapsulating material 13.
In the lead frame 1, the pitch of the first contact members 6 is defined as “A” and the pitch of the second contact members 7 is defined as “B” (see
Accordingly, the invention has the advantage of permitting a higher pin count and/or a larger pin pitch for a given package size.
This application is a continuation of co-pending International Application No. PCT/SG02/00014, filed Feb. 1, 2002, which designated the United States and was published in English.
Number | Name | Date | Kind |
---|---|---|---|
5329705 | Grim et al. | Jul 1994 | A |
5767566 | Suda | Jun 1998 | A |
5977615 | Yamaguchi et al. | Nov 1999 | A |
6150709 | Shin et al. | Nov 2000 | A |
Number | Date | Country |
---|---|---|
03184366 | Aug 1991 | JP |
03289162 | Dec 1991 | JP |
06252333 | Sep 1994 | JP |
09219488 | Aug 1997 | JP |
10242363 | Sep 1998 | JP |
Number | Date | Country | |
---|---|---|---|
20050056914 A1 | Mar 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/SG02/00014 | Feb 2002 | US |
Child | 10903495 | US |