International Business Machines Corporation, a New York corporation; Macronix International Corporation, Ltd., a Taiwan corporation, and Infineon Technologies A.G., a German corporation, are parties to a Joint Research Agreement.
1. Field of the Invention
The present invention relates to high density memory devices based on programmable resistive materials, including phase change materials like chalcogenides, and to methods for manufacturing such devices.
2. Description of Related Art
Phase change based memory materials, like chalcogenide based materials and similar materials, can be caused to change phase between an amorphous state and a crystalline state by application of electrical current at levels suitable for implementation in integrated circuits. The generally amorphous state is characterized by higher electrical resistivity than the generally crystalline state, which can be readily sensed to indicate data. These properties have generated interest in using programmable resistive material to form nonvolatile memory circuits, which can be read and written with random access.
The change from the amorphous to the crystalline state is generally a lower current operation. The change from crystalline to amorphous, referred to as reset herein, is generally a higher current operation, which includes a short high current density pulse to melt or breakdown the crystalline structure, after which the phase change material cools quickly, quenching the molten phase change material and allowing at least a portion of the phase change material to stabilize in the amorphous state. It is desirable to minimize the magnitude of the reset current used to cause transition of phase change material from the crystalline state to the amorphous state. The memory cells using phase change material include an “active region” in the bulk of the phase change material of the cell in which the actual phase transition is located. Techniques are applied to make the active region small, so that the amount of current needed to induce the phase change is reduced. Also, techniques are used to thermally isolate the active region in the phase change cell so that the resistive heating needed to induce the phase change is confined to the active region.
The magnitude of the current needed for reset can be reduced by reducing the size of the phase change material element in the cell and/or the contact area between electrodes and the phase change material, such that higher current densities are achieved with small absolute current values through the phase change material element.
One direction of development has been toward forming small pores in an integrated circuit structure, and using small quantities of programmable resistive material to fill the small pores. Patents illustrating development toward small pores include: Ovishinsky, “Multibit Single Cell Memory Element Tapered Contact”, U.S. Pat. No. 5,687,112, issued Nov. 11, 1997; Zahorik et al., “Method of Making Chalogenide [sic] Memory Device,” U.S. Pat. No. 5,789,277, issued Aug. 4, 1998; Doan et al., “Controllable Ovonic Phase-Change Semiconductor Memory Device and Methods of Fabricating the Same,” U.S. Pat. No. 6,150,253, issued Nov. 21, 2000.
One approach to controlling the size of the active area in a phase change cell is to devise very small electrodes for delivering current to a body of phase change material. This small electrode structure induces phase change in the phase change material in a small area like the head of a mushroom, at the location of the contact. See, U.S. Pat. No. 6,429,064 issued Aug. 6, 2002 to Wicker, “Reduced Contact Areas of Sidewall Conductor”; U.S. Pat. No. 6,462,353 issued Oct. 8, 2002 to Gilgen, “Method for Fabricating a Small Area of Contact Between Electrodes”; U.S. Pat. No. 6,501,111 issued Dec. 31, 2002 to Lowrey, “Three-Dimensional (3D) Programmable Device”; U.S. Pat. No. 6,563,156 issued Jul. 1, 2003 to Harshfield, “Memory Elements and Methods for Making Same.”
One problem associated with manufacturing devices having very small electrodes arises because of poor adhesion of the very small electrodes, which can cause the bottom electrode to fall over during manufacturing.
A bottom electrode having an inverted T-shape has been proposed (U.S. patent application Ser. No. 12/016,840, filed 18 Jan. 2008 entitled Memory Cell with Memory Element Contacting an Inverted T-Shaped Bottom Electrode) having a small contact area between the bottom electrode and memory material, resulting in a small active region and reducing the amount of power needed for reset of the memory cell. The inverted T-shaped bottom electrode also improves the mechanical stability of the bottom electrode during manufacturing, thereby improving the manufacturing yield of such devices.
It is desirable therefore to provide a reliable method for manufacturing a memory cell structure with good control over the critical dimensions of the bottom electrode while also addressing the mechanical stability issues of very small electrodes, which will work with high density integrated circuit memory devices.
A memory cell described herein includes a bottom electrode comprising a base portion and a pillar portion on the base portion, the pillar portion and the base portion having respective outer surfaces and the pillar portion having a width less than that of the base portion. A memory element is on a top surface of the pillar portion of the bottom electrode, and a top electrode is on the memory element. A dielectric spacer contacts the outer surface of the pillar portion, the outer surface of the base portion of the bottom electrode self-aligned with an outer surface of the dielectric spacer.
A method for manufacturing a memory cell as described herein includes forming a memory core including a bottom electrode comprising a base portion and a pillar portion on the base portion, the pillar portion and the base portion having respective outer surfaces and the pillar portion having a width less than that of the base portion. The memory core also includes a memory element on a top surface of the pillar portion of the bottom electrode, and a top electrode on the memory element. The method also includes forming a dielectric spacer contacting the outer surface of the pillar portion, the outer surface of the base portion of the bottom electrode self-aligned with an outer surface of the dielectric spacer.
A method for manufacturing a memory cell as described herein includes providing a memory access layer having a top surface, the memory access layer including a conductive plug extending to the top surface of the memory access layer. A layer of bottom electrode material is formed on the top surface of the memory access layer, a layer of memory material is formed on the layer of bottom electrode material, a layer of top electrode material is formed on the layer of memory material, and an etch mask is formed on the layer of top electrode material. Etching is performed down through a portion of the layer of bottom electrode material using the etch mask. The etching forms a partially etched layer including a pillar of bottom electrode material and a multi-layer stack on the pillar of bottom electrode material. The multi-layer stack comprises a memory element comprising memory material on the pillar of bottom electrode material and a top electrode comprising top electrode material on the memory element. A layer of dielectric spacer material is formed on the partially etched layer and the multi-layer stack. The dielectric spacer is anisotropically etched to form a dielectric spacer contacting an outer surface of the pillar of bottom electrode material and an outer surface of the multi-layer stack. Etching is then performed on the partially etched layer using the dielectric spacer as an etch mask, thereby forming a bottom electrode comprising a base portion and a pillar portion on the base portion.
The larger width of the base portion of the bottom electrodes described herein provide better adhesion of the bottom electrode and reduce the risk of the bottom electrode falling over during manufacturing. Additionally, the design moves a locus of weakness (that is, the plane where the narrower portion of the bottom electrode ends) away from the interface between the bottom electrode and underlying structures to within the bottom electrode material layer.
Other features, aspects and advantages of the present invention can be seen on review of the Figures, the detailed description, and the claims which follow.
The following description of the disclosure will typically be with reference to specific structural embodiments and methods. It is to be understood that there is no intention to limit the disclosure to the specifically disclosed embodiments and methods but that the disclosure may be practiced using other features, elements, methods and embodiments. Preferred embodiments are described to illustrate the present disclosure, not to limit its scope, which is defined by the claims. Those of ordinary skill in the art will recognize a variety of equivalent variations on the description that follows. Like elements in various embodiments are commonly referred to with like reference numerals.
A detailed description is provided with reference to
In operation, voltages on the plug 180 and the top electrode 140 can induce current to flow from the plug 180 to the top electrode 140, or vice-versa, via the bottom electrode 120 and the memory material 130.
Due to the differences in the widths 125 and 145, in operation the current density will be largest in the region of the memory material 130 adjacent the bottom electrode 120, resulting in the active region 150 of the memory material 130 having a “mushroom” shape as shown in
It is desirable to minimize the width 125 (which in some examples is a diameter) of the bottom electrode 120 so that higher current densities are achieved with small absolute current values through the memory material 130.
However, attempts to reduce the width 125 can result in issues in the electrical and mechanical reliability of the interface between the bottom electrode 120 and the plug 180 due to the small contact surface therebetween.
As can be seen in the Figure the top and bottom electrodes 240, 220 have the same width 245 as that of the pillar of memory material 230. Thus, the active region 250 can be spaced away from the top and bottom electrodes 220, 240.
The multi-layer pillar 290 can be formed by sequentially forming a layer of bottom electrode material, a layer of memory material on the bottom electrode material, a layer of top electrode material on the layer of memory material, and subsequently etching to form the pillar 290. However, problems have arisen in manufacturing such devices having small widths 245 and aggressive aspect ratios due to issues with undercut etching and/or overetching. Additionally, attempts to reduce the width 245 can result in issues in the electrical and mechanical reliability of the interface between the bottom electrode 220 and the plug 280 due to the small contact surface therebetween.
The top surface of the pillar portion 324 contacts a memory element 330, the bottom electrode 320 coupling the memory element 330 to the conductive plug 380. The bottom electrode 320 may comprise, for example, TiN or TaN. TiN may be preferred in embodiments in which the memory element 330 comprises GST (discussed below) because is makes a good contact with GST, it is a common material used in semiconductor manufacturing, and it provides a good diffusion barrier at the higher temperatures at which GST transitions, typically in the 600-700° C. range. Alternatively, the bottom electrode may be TiAlN or TaAlN, or comprises, for further examples, one or more elements selected from the group consisting of Ti, W, Mo, Al, Ta, Cu, Pt, Ir, La, Ni, N, O, and Ru and combinations thereof.
The conductive plug 380 extends through dielectric layer 370 to underlying access circuitry (not shown), the conductive plug 380 comprising a refractory metal such as tungsten in the illustrated embodiment. Other metals that could be used include Ti, Mo, Al, Ta, Cu, Pt, Ir, La, Ni, and Ru. Other plug structures and materials can be used as well.
A top electrode 340 contacts the memory element 330, the top electrode 340 comprising a conductive material such as one or more of the materials described above with reference to the bottom electrode 320. The top electrode 340 may comprise a portion of bit line. Alternatively, a conductive via (not shown) may couple the top electrode 340 to a bit line. The bottom electrode 320, memory element 330, and top electrode 340 form a memory core of the memory cell 300.
A dielectric spacer 308 contacts the outer surface 326 of the pillar portion 324 and surrounds the pillar portion 324. During formation of the bottom electrode 320, the dielectric spacer 308 protects the base portion 322 of the bottom electrode 320 from being etched. Thus, the base portion 322 has an outside surface 321 self-aligned with the outside surface 309 of the dielectric spacer 308.
Dielectric 310 surrounds the dielectric spacer 308 and the base portion 322 of the bottom electrode 320. The dielectric spacer 308 and dielectric 310 each preferably comprise material resistant to diffusion of the phase change material of memory element 330, and in some embodiments the spacer 308 and dielectric 310 comprise the same material. Alternatively, the material of dielectric spacer 308 can be chosen, for example, for low thermal conductivity (discussed in more detail below) and/or for use in selective processing (for example selective etching) during the formation of the memory cell 300 (discussed in more detail with reference to
The dielectric spacer 308 may comprise an electrical insulator including one or more elements selected from the group consisting of Si, Ti, Al, Ta, N, O, and C. In preferred devices, the dielectric materials have a low thermal conductivity, less than about 0.014 J/cm*K*sec. In other preferred embodiments, when memory element 330 is made from a phase change material, the dielectric spacer 308 comprises material having a thermal conductivity less than that of the amorphous state of the phase change material, or less than about 0.003 J/cm*K*sec for a phase change material comprising GST. Representative thermally insulating materials include materials that are a combination of the elements silicon (Si), carbon (C) oxygen (O), fluorine (F), and hydrogen (H). Examples of thermally insulating materials which are candidates for use for the thermally insulating dielectric 308 include SiO2, SiCOH, polyimide, polyamide, and fluorocarbon polymers. Other examples of materials which are candidates for use for the thermally insulating dielectric materials include fluorinated SiO2, silsesquioxane, polyarylene ethers, parylene, fluoro-polymers, fluorinated amorphous carbon, diamond like carbon, porous silica, mesoporous silica, porous silsesquioxane, porous polyimide, and porous polyarylene ethers. In other embodiments, the thermally insulating structure comprises a gas-filled void for thermal insulation. A single layer or combination of layers within the dielectric materials can provide thermal and electrical insulation. In the manufacturing process described in
A dielectric 360 surrounds the memory element 330, and in some embodiments the dielectric 360 comprises the same material as that of the dielectric 310.
In operation, voltages on the plug 380 and the top electrode 340 can induce a current to flow from the plug 380 to the top electrode 340, or vice versa, via the bottom electrode 320 and the memory element 340.
The active region 350 is the region of the memory element 330 in which the memory material is induced to change between at least two solid phases. As can be appreciated, the active region 350 can be made extremely small in the illustrated structure, thus reducing the magnitude of the current needed to induce a phase change. The thickness 332 of the memory material of the memory element 330 can be established using a thin film deposition technique of memory material on the bottom electrode 320. In some embodiments the thickness 332 is less than or equal to about 100 nm, for example being between 10 and 100 nm. Furthermore, the width or diameter 325 of the pillar portion 324 of the bottom electrode 320 is less than the width or diameter 334 of the memory element 330 and is preferably less than a minimum feature size for a process, typically a lithographic process, used to form the memory cell 300. The small pillar portion 324 of the bottom electrode 320 concentrates current density in the portion of the memory element 330 adjacent the bottom electrode 320, thereby reducing the magnitude of the current needed to induce a phase change in the active region 350. Additionally, the dielectric spacer 308 preferably provides some thermal isolation to the active region 350, which also helps to reduce the amount of current necessary to induce a phase change.
The bottom electrode 320 having an inverse T-shape adds mechanical stability in two ways. First, the increased area between the bottom electrode 320 and the plug 380 increases the strength of the unit as a whole. Second, the design moves a locus of weakness (that is, the plane where the narrower portion of the bottom electrode 320 ends) away from the interface between the bottom electrode 320 and the plug 380 to within a monolithic material layer (the bottom electrode 320). In addition, the electrical contact resistance between the bottom electrode 320 and the underlying conductive plug 380 is reduced due to the increased contact area.
The top surface of the pillar portion 424 contacts a pillar memory element 430 comprising memory material, the bottom electrode 420 coupling the memory element 430 to the conductive plug 380. The bottom electrode 420, for example, may comprise any of the materials of the bottom electrode 320 discussed above with reference to
As can be seen in
A dielectric spacer 408 contacts the outer surface 426 of the pillar portion 424 and surrounds the pillar portion 424. The dielectric spacer 408 can be used as an etch mask during the formation of the base portion 422 of the bottom electrode 420. Accordingly, the base portion 422 of the bottom electrode 420 has an outer surface 421 self-aligned with the outer surface 409 of the dielectric spacer 408.
The dielectric spacer 408 may comprise, for example, any of the materials discussed above with reference to the dielectric spacer 308 of
A dielectric 410 surrounds the dielectric spacer 408 and the base portion 422 of the bottom electrode 420. In some embodiments the dielectric spacer 408 and dielectric 410 each comprise the same material. Alternatively, the material of dielectric spacer 408 can be chosen, for example, for low thermal conductivity (discussed in more detail below) and/or for use in selective processing (for example selective etching) during the formation of the memory cell 400 (discussed in more detail below with reference to
In operation, voltages on the plug 380 and the top electrode 440 can induce a current to flow from the plug 380 to the top electrode 440, or vice versa, via the bottom electrode 420 and the memory element 440.
The active region 450 is the region of the memory element 430 in which the memory material is induced to change between at least two solid phases. As can be appreciated the active region can be made extremely small in the illustrated structure, thus reducing the magnitude of the current needed to induce a phase change. The thickness 432 of the memory material of the memory element 430 can be established using a thin film deposition technique of memory material on the bottom electrode 420. In some embodiments the thickness 432 is less than or equal to about 100 nm, for example being between 10 and 100 nm. Furthermore, the width or diameter 425 of the pillar portion 424 of the bottom electrode 420 is equal to that of the memory element 430 and the top electrode 440. Thus, the active region 450 can be spaced away from the top and bottom electrodes 440, 420 and the remaining portions of the memory element 430 can provide some thermal isolation to the active region 450. Additionally, the width 424 is preferably less than a minimum feature size for a process, typically a lithographic process, used to form the memory cell 400. Also, the dielectric spacer 408 preferably comprises a material which provides some thermal isolation to the active region 450, which also helps to reduce the amount of current necessary to induce a phase change.
The bottom electrode 420 provides additional mechanical stability and improved performance of the interface between the bottom electrode 420 and the plug 380 for the same reasons as described above with reference to
Embodiments of the memory cells 300, 400 include phase change based memory materials, including chalcogenide based materials and other materials, for the memory elements 330, 430 respectively. Chalcogens include any of the four elements oxygen (O), sulfur (S), selenium (Se), and tellurium (Te), forming part of group VIA of the periodic table. Chalcogenides comprise compounds of a chalcogen with a more electropositive element or radical. Chalcogenide alloys comprise combinations of chalcogenides with other materials such as transition metals. A chalcogenide alloy usually contains one or more elements from group IVA of the periodic table of elements, such as germanium (Ge) and tin (Sn). Often, chalcogenide alloys include combinations including one or more of antimony (Sb), gallium (Ga), indium (In), and silver (Ag). Many phase change based memory materials have been described in technical literature, including alloys of: Ga/Sb, In/Sb, In/Se, Sb/Te, Ge/Te, Ge/Sb/Te, In/Sb/Te, Ga/Se/Te, Sn/Sb/Te, In/Sb/Ge, Ag/In/Sb/Te, Ge/Sn/Sb/Te, Ge/Sb/Se/Te and Te/Ge/Sb/S. In the family of Ge/Sb/Te alloys, a wide range of alloy compositions may be workable. The compositions can be characterized as TeaGebSb100−(a+b). One researcher has described the most useful alloys as having an average concentration of Te in the deposited materials well below 70%, typically below about 60% and ranged in general from as low as about 23% up to about 58% Te and most preferably about 48% to 58% Te. Concentrations of Ge were above about 5% and ranged from a low of about 8% to about 30% average in the material, remaining generally below 50%. Most preferably, concentrations of Ge ranged from about 8% to about 40%. The remainder of the principal constituent elements in this composition was Sb. These percentages are atomic percentages that total 100% of the atoms of the constituent elements. (Ovshinsky U.S. Pat. No. 5,687,112 patent, cols. 10-11.) Particular alloys evaluated by another researcher include Ge2Sb2Te5, GeSb2Te4 and GeSb4Te7 (Noboru Yamada, “Potential of Ge—Sb—Te Phase-Change Optical Disks for High-Data-Rate Recording”, SPIE v.3109, pp. 28-37 (1997).) More generally, a transition metal such as chromium (Cr), iron (Fe), nickel (Ni), niobium (Nb), palladium (Pd), platinum (Pt) and mixtures or alloys thereof may be combined with Ge/Sb/Te to form a phase change alloy that has programmable resistive properties. Specific examples of memory materials that may be useful are given in Ovshinsky '112 at columns 11-13, which examples are hereby incorporated by reference.
Chalcogenides and other phase change materials are doped with impurities in some embodiments to modify conductivity, transition temperature, melting temperature, and other properties of memory elements using the doped chalcogenides. Representative impurities used for doping chalcogenides include nitrogen, silicon, oxygen, silicon dioxide, silicon nitride, copper, silver, gold, aluminum, aluminum oxide, tantalum, tantalum oxide, tantalum nitride, titanium and titanium oxide. See, e.g., U.S. Pat. No. 6,800,504, and U.S. Patent Application Publication No. U.S. 2005/0029502.
Phase change alloys are capable of being switched between a first structural state in which the material is in a generally amorphous solid phase, and a second structural state in which the material is in a generally crystalline solid phase in its local order in the active channel region of the cell. These alloys are at least bistable. The term amorphous is used to refer to a relatively less ordered structure, more disordered than a single crystal, which has the detectable characteristics such as higher electrical resistivity than the crystalline phase. The term crystalline is used to refer to a relatively more ordered structure, more ordered than in an amorphous structure, which has detectable characteristics such as lower electrical resistivity than the amorphous phase. Typically, phase change materials may be electrically switched between different detectable states of local order across the spectrum between completely amorphous and completely crystalline states. Other material characteristics affected by the change between amorphous and crystalline phases include atomic order, free electron density and activation energy. The material may be switched either into different solid phases or into mixtures of two or more solid phases, providing a gray scale between completely amorphous and completely crystalline states. The electrical properties in the material may vary accordingly.
Phase change alloys can be changed from one phase state to another by application of electrical pulses. It has been observed that a shorter, higher amplitude pulse tends to change the phase change material to a generally amorphous state. A longer, lower amplitude pulse tends to change the phase change material to a generally crystalline state. The energy in a shorter, higher amplitude pulse is high enough to allow for bonds of the crystalline structure to be broken and short enough to prevent the atoms from realigning into a crystalline state. Appropriate profiles for pulses can be determined, without undue experimentation, specifically adapted to a particular phase change alloy. In following sections of the disclosure, the phase change material is referred to as GST, and it will be understood that other types of phase change materials can be used. A material useful for implementation of a PCRAM described herein is Ge2Sb2Te5.
Other programmable resistive memory materials may be used in other embodiments of the invention, including N2 doped GST, GexSby, or other material that uses different crystal phase changes to determine resistance; PrxCayMnO3, PrxSryMnO3, ZrOx, or other material that uses an electrical pulse to change the resistance state; 7,7,8,8-tetracyanoquinodimethane (TCNQ), methanofullerene 6,6-phenyl C61-butyric acid methyl ester (PCBM), TCNQ-PCBM, Cu-TCNQ, Ag-TCNQ, C60-TCNQ, TCNQ doped with other metal, or any other polymer material that has a bistable or multi-stable resistance state controlled by an electrical pulse.
An exemplary method for forming chalcogenide material uses PVD-sputtering or magnetron-sputtering method with source gas(es) of Ar, N2, and/or He, etc. at the pressure of 1 mTorr˜100 mTorr. The deposition is usually done at room temperature. A collimator with an aspect ratio of 1˜5 can be used to improve the fill-in performance. To improve the fill-in performance, a DC bias of several tens of volts to several hundreds of volts is also used. On the other hand, the combination of DC bias and the collimater can be used simultaneously.
A post-deposition annealing treatment in a vacuum or in an N2 ambient is optionally performed to improve the crystallize state of chalcogenide material. The annealing temperature typically ranges from 100° C. to 400° C. with an anneal time of less than 30 minutes.
The thickness of chalcogenide material depends on the design of cell structure. In general, a chalcogenide material with thickness of higher than 1.5 nm can have a phase change transition so that the material exhibits at least two stable resistance states.
Next, a bottom electrode material layer 620 is formed on the top surface 502 of the memory access layer 500 and an etch mask comprising a mask element 630 is formed on the bottom electrode material layer 620, resulting in the structure illustrated in
The mask element 630 can be formed by patterning a layer of photoresist on the layer 620 using a lithographic process, and then trimming the patterned photoresist to form the mask element 630 having a sub-lithographic width 632, for example being less than 50 nm in some embodiments. Photoresist trimming is applied, for example, using an oxygen plasma to isotropically etch the photoresist and reduces the dimension of the photoresist in both the vertical and horizontal dimensions. In an alternative embodiment, a hard mask layer such as a low temperature deposited layer of SiN or SiO2 can be patterned using photolithography, followed by trimming using an isotropic wet etch, such as dilute HF for silicon dioxide or hot phosphoric acid for silicon nitride, or isotropic fluorine or HBr based reactive ion etching.
Next, anisotropic timing mode etching is performed on the bottom electrode material layer 620 using the mask element 630 as an etch mask, thereby forming partially etched layer 700 comprising the remaining material of the bottom electrode material layer 620. The mask element 630 is then removed, resulting in the structure illustrated in
The timing mode etching may be done, for example, using a chlorine or fluorine based Reactive Ion Etching RIE process. In one embodiment, TiN is anisotropically etched using a chlorine based RIE, and in another embodiment a similar chlorine process is used to anisotropically etch TaN.
Next, a conformal layer 800 of dielectric spacer material is formed on the structure illustrated in
Next, anisotropic etching is performed on the layers 700 and 800 of the structure illustrated in
In the illustration of
During the anisotropic etching the dielectric spacer 308 protects the base portion 322 of the bottom electrode, and thus the base portion 322 of the bottom electrode 320 has an outer surface 321 self-aligned with the outer surface 309 of the dielectric spacer 308.
The anisotropic etching may be performed using a single etching chemistry to etch both layers 700 and 800. Alternatively, the anisotropic etching may comprise a first etch chemistry to anisotropically etch layer 800 to form dielectric spacer 308, and a second etch chemistry to etch layer 700 to form the bottom electrode 320 using the spacer 308 as an etch mask.
Next, a layer 310 of dielectric material is formed on the structure illustrated in
A memory material layer 1100 is then formed on the top surface 1000 and a top electrode material layer 1110 is formed on the memory layer 1100, resulting in the structure illustrated in
Next, the memory layer 1100 and the top electrode layer 1110 are patterned to form a multi-layer stack comprising a memory element 330 and a top electrode 340, resulting in the structure illustrated in
Next, another dielectric layer 360 is formed on the structure illustrated in
The mask element 1430 can be formed by patterning a layer of photoresist on the layer 1420 using a lithographic process, and then trimming the patterned photoresist to form the mask element 1430 having a sub-lithographic width 1432, for example being less than 50 nm in some embodiments. Photoresist trimming is applied, for example, using an oxygen plasma to isotropically etch the photoresist and reduces the dimension of the photoresist in both the vertical and horizontal dimensions. In an alternative embodiment, a hard mask layer such as a low temperature deposited layer of SiN or SiO2 can be patterned using photolithography, followed by trimming using an isotropic wet etch, such as dilute HF for silicon dioxide or hot phosphoric acid for silicon nitride, or isotropic fluorine or HBr based reactive ion etching.
Next, anisotropic timing mode etching is performed using the mask element 1430 as an etch mask, thereby forming a partially etched layer 1500 comprising the remaining portion of layer 1400 and including pillar 1510 of the bottom electrode material of layer 1400, and forming a multi-layer stack 1530 on pillar 1510. The multi-layer stack 1530 comprises memory element 430 on pillar 1510, and top electrode 440 on the memory element 430. The mask element 1430 is then removed, resulting in the structure illustrated in
The timing mode etching may be done using a chlorine or fluorine based Reactive Ion Etching RIE process. In one embodiment, TiN is anisotropically etched using a chlorine based RIE, and in another embodiment a similar chlorine process is used to anisotropically etch TaN.
Next, a conformal layer 1600 of dielectric spacer material is formed on the structure illustrated in
Next, anisotropic etching is performed on the layer 1600 to form dielectric spacer 408, resulting in the structure illustrated in
Next, the layer 1400 is etched using the dielectric spacer 408 as an etch mask, resulting in the structure illustrated in
Since the layer 1400 is etched using the dielectric spacer 408 as an etch mask, the base portion 422 of the bottom electrode 420 has an outer surface 421 self-aligned with the outer surface 409 of the dielectric spacer 408.
In
In an alternative embodiment a suitable hard mask layer is deposited on the top electrode material layer 1420 of
Next, a layer 410 of dielectric material is formed on the structure illustrated in
Next, subsequent further processing such as forming a bit line coupled to the memory cell can then be done.
A controller 34 implemented in this example, using a bias arrangement state machine, controls the application of bias arrangement supply voltages 36, such as read, program, erase, erase verify and program verify voltages. Controller 34 may be implemented using special-purpose logic circuitry as known in the art. In alternative embodiments, controller 34 comprises a general-purpose processor, which may be implemented on the same integrated circuit to execute a computer program to control the operations of the device. In yet other embodiments, a combination of special-purpose logic circuitry and a general-purpose processor may be utilized for implementation of controller 34.
As shown in
The invention has been described with reference to phase change materials. However, other memory materials, also sometimes referred to as programmable materials, can also be used. As used in this application, memory materials are those materials having electrical properties, such as resistance, that can be changed by the application of energy; the change can be a stepwise change or a continuous change or a combination thereof.
While the present disclosure is disclosed by reference to the preferred embodiments and examples detailed above, it is to be understood that these examples are intended in an illustrative rather than in a limiting sense. It is contemplated that modifications and combinations will occur to those skilled in the art, which modifications and combinations will be within the spirit of the disclosure and the scope of the following claims.
Number | Name | Date | Kind |
---|---|---|---|
3271591 | Ovshinsky | Sep 1966 | A |
3530441 | Ovshinsky | Sep 1970 | A |
4452592 | Tsai | Jun 1984 | A |
4599705 | Holmberg et al. | Jul 1986 | A |
4719594 | Young et al. | Jan 1988 | A |
4769339 | Ishii et al. | Sep 1988 | A |
4876220 | Mohsen et al. | Oct 1989 | A |
4959812 | Momodomi et al. | Sep 1990 | A |
5106775 | Kaga et al. | Apr 1992 | A |
5166096 | Cote et al. | Nov 1992 | A |
5166758 | Ovshinsky et al. | Nov 1992 | A |
5177567 | Klersy et al. | Jan 1993 | A |
5332923 | Takeuchi et al. | Jul 1994 | A |
5391901 | Tanabe et al. | Feb 1995 | A |
5515488 | Hoppe et al. | May 1996 | A |
5534712 | Ovshinsky et al. | Jul 1996 | A |
5550396 | Tsutsumi et al. | Aug 1996 | A |
5687112 | Ovshinsky | Nov 1997 | A |
5688713 | Linliu et al. | Nov 1997 | A |
5716883 | Tseng et al. | Feb 1998 | A |
5754472 | Sim et al. | May 1998 | A |
5789277 | Zahorik et al. | Aug 1998 | A |
5789758 | Reinberg | Aug 1998 | A |
5814527 | Wolstenholme et al. | Sep 1998 | A |
5831276 | Gonzalez et al. | Nov 1998 | A |
5837564 | Sandhu et al. | Nov 1998 | A |
5869843 | Harshfield | Feb 1999 | A |
5879955 | Gonzalez et al. | Mar 1999 | A |
5902704 | Schoenborn et al. | May 1999 | A |
5920788 | Reinberg | Jul 1999 | A |
5933365 | Klersy et al. | Aug 1999 | A |
5952671 | Reinberg et al. | Sep 1999 | A |
5958358 | Tenne et al. | Sep 1999 | A |
5970336 | Wolstenholme et al. | Oct 1999 | A |
5985698 | Gonzalez et al. | Nov 1999 | A |
5998244 | Wolstenholme et al. | Dec 1999 | A |
6011725 | Eitan et al. | Jan 2000 | A |
6025220 | Sandhu | Feb 2000 | A |
6031287 | Harshfield | Feb 2000 | A |
6034882 | Johnson et al. | Mar 2000 | A |
6046951 | El Hajji et al. | Apr 2000 | A |
6066870 | Siek | May 2000 | A |
6077674 | Schleifer et al. | Jun 2000 | A |
6077729 | Harshfield | Jun 2000 | A |
6087269 | Williams | Jul 2000 | A |
6087674 | Ovshinsky et al. | Jul 2000 | A |
6104038 | Gonzalez et al. | Aug 2000 | A |
6111264 | Wolstenholme et al. | Aug 2000 | A |
6114713 | Zahorik | Sep 2000 | A |
6117720 | Harshfield | Sep 2000 | A |
6147395 | Gilgen | Nov 2000 | A |
6150253 | Doan et al. | Nov 2000 | A |
6153890 | Wolstenholme et al. | Nov 2000 | A |
6177317 | Huang et al. | Jan 2001 | B1 |
6185122 | Johnson et al. | Feb 2001 | B1 |
6189582 | Reinberg et al. | Feb 2001 | B1 |
6236059 | Wolstenholme et al. | May 2001 | B1 |
RE37259 | Ovshinsky | Jul 2001 | E |
6271090 | Huang et al. | Aug 2001 | B1 |
6280684 | Yamada et al. | Aug 2001 | B1 |
6287887 | Gilgen | Sep 2001 | B1 |
6291137 | Lyons et al. | Sep 2001 | B1 |
6314014 | Lowrey et al. | Nov 2001 | B1 |
6316348 | Fu et al. | Nov 2001 | B1 |
6320786 | Chang et al. | Nov 2001 | B1 |
6326307 | Lindley et al. | Dec 2001 | B1 |
6329666 | Doan et al. | Dec 2001 | B1 |
6339544 | Chiang et al. | Jan 2002 | B1 |
6351406 | Johnson et al. | Feb 2002 | B1 |
6372651 | Yang et al. | Apr 2002 | B1 |
6380068 | Jeng et al. | Apr 2002 | B2 |
6420215 | Knall et al. | Jul 2002 | B1 |
6420216 | Clevenger et al. | Jul 2002 | B1 |
6420725 | Harshfield | Jul 2002 | B1 |
6423621 | Doan et al. | Jul 2002 | B2 |
6429064 | Wicker | Aug 2002 | B1 |
6440837 | Harshfield | Aug 2002 | B1 |
6462353 | Gilgen | Oct 2002 | B1 |
6483736 | Johnson et al. | Nov 2002 | B2 |
6487114 | Jong et al. | Nov 2002 | B2 |
6501111 | Lowrey | Dec 2002 | B1 |
6511867 | Lowrey et al. | Jan 2003 | B2 |
6512241 | Lai | Jan 2003 | B1 |
6514788 | Quinn | Feb 2003 | B2 |
6514820 | Ahn et al. | Feb 2003 | B2 |
6534781 | Dennison | Mar 2003 | B2 |
6545903 | Wu | Apr 2003 | B1 |
6551866 | Maeda et al. | Apr 2003 | B1 |
6555860 | Lowrey et al. | Apr 2003 | B2 |
6563156 | Harshfield | May 2003 | B2 |
6566700 | Xu | May 2003 | B2 |
6567293 | Lowrey et al. | May 2003 | B1 |
6576546 | Gilbert et al. | Jun 2003 | B2 |
6579760 | Lung | Jun 2003 | B1 |
6586761 | Lowrey | Jul 2003 | B2 |
6589714 | Maimon et al. | Jul 2003 | B2 |
6593176 | Dennison | Jul 2003 | B2 |
6596589 | Tseng et al. | Jul 2003 | B2 |
6597009 | Wicker | Jul 2003 | B2 |
6605527 | Dennison et al. | Aug 2003 | B2 |
6605821 | Lee et al. | Aug 2003 | B1 |
6607974 | Harshfield | Aug 2003 | B2 |
6613604 | Maimon et al. | Sep 2003 | B2 |
6617192 | Lowrey et al. | Sep 2003 | B1 |
6621095 | Chiang et al. | Sep 2003 | B2 |
6627530 | Li et al. | Sep 2003 | B2 |
6639849 | Takahashi et al. | Oct 2003 | B2 |
6673700 | Dennison et al. | Jan 2004 | B2 |
6674115 | Hudgens et al. | Jan 2004 | B2 |
6677678 | Biolsi et al. | Jan 2004 | B2 |
6744088 | Dennison | Jun 2004 | B1 |
6750079 | Lowrey et al. | Jun 2004 | B2 |
6750101 | Lung et al. | Jun 2004 | B2 |
6791102 | Johnson et al. | Sep 2004 | B2 |
6797979 | Chiang et al. | Sep 2004 | B2 |
6800504 | Li et al. | Oct 2004 | B2 |
6805563 | Ohashi et al. | Oct 2004 | B2 |
6815704 | Chen | Nov 2004 | B1 |
6838692 | Lung et al. | Jan 2005 | B1 |
6850432 | Lu et al. | Feb 2005 | B2 |
6859389 | Idehara et al. | Feb 2005 | B2 |
6861267 | Xu et al. | Mar 2005 | B2 |
6864500 | Gilton | Mar 2005 | B2 |
6864503 | Lung et al. | Mar 2005 | B2 |
6867638 | Saiki et al. | Mar 2005 | B2 |
6881603 | Lai | Apr 2005 | B2 |
6888750 | Walker et al. | May 2005 | B2 |
6894304 | Moore | May 2005 | B2 |
6894305 | Yi et al. | May 2005 | B2 |
6900517 | Tanaka et al. | May 2005 | B2 |
6903362 | Wyeth et al. | Jun 2005 | B2 |
6909107 | Rodgers et al. | Jun 2005 | B2 |
6910907 | Layadi et al. | Jun 2005 | B2 |
6927410 | Chen | Aug 2005 | B2 |
6928022 | Cho et al. | Aug 2005 | B2 |
6933516 | Xu | Aug 2005 | B2 |
6936544 | Huang et al. | Aug 2005 | B2 |
6936840 | Sun et al. | Aug 2005 | B2 |
6937507 | Chen | Aug 2005 | B2 |
6943365 | Lowrey et al. | Sep 2005 | B2 |
6969866 | Lowrey et al. | Nov 2005 | B1 |
6972428 | Maimon | Dec 2005 | B2 |
6972430 | Casagrande et al. | Dec 2005 | B2 |
6977181 | Raberg et al. | Dec 2005 | B1 |
6992932 | Cohen et al. | Jan 2006 | B2 |
7023009 | Kostylev et al. | Apr 2006 | B2 |
7033856 | Lung et al. | Apr 2006 | B2 |
7038230 | Chen et al. | May 2006 | B2 |
7038938 | Kang et al. | May 2006 | B2 |
7042001 | Kim et al. | May 2006 | B2 |
7067837 | Hwang et al. | Jun 2006 | B2 |
7067864 | Nishida et al. | Jun 2006 | B2 |
7067865 | Lung et al. | Jun 2006 | B2 |
7078273 | Matsuoka et al. | Jul 2006 | B2 |
7115927 | Hideki et al. | Oct 2006 | B2 |
7122281 | Pierrat | Oct 2006 | B2 |
7122824 | Khouri et al. | Oct 2006 | B2 |
7126149 | Iwasaki et al. | Oct 2006 | B2 |
7132675 | Gilton | Nov 2006 | B2 |
7154774 | Bedeschi et al. | Dec 2006 | B2 |
7164147 | Lee et al. | Jan 2007 | B2 |
7166533 | Happ | Jan 2007 | B2 |
7169635 | Kozicki | Jan 2007 | B2 |
7202493 | Lung et al. | Apr 2007 | B2 |
7208751 | Ooishi et al. | Apr 2007 | B2 |
7214958 | Happ | May 2007 | B2 |
7220983 | Lung | May 2007 | B2 |
7229883 | Wang et al. | Jun 2007 | B2 |
7238994 | Chen et al. | Jul 2007 | B2 |
7248494 | Oh et al. | Jul 2007 | B2 |
7251157 | Osada et al. | Jul 2007 | B2 |
7253429 | Klersy et al. | Aug 2007 | B2 |
7269052 | Segal et al. | Sep 2007 | B2 |
7277317 | Le Phan et al. | Oct 2007 | B2 |
7291556 | Choi et al. | Nov 2007 | B2 |
7309630 | Fan et al. | Dec 2007 | B2 |
7321130 | Lung et al. | Jan 2008 | B2 |
7323708 | Lee et al. | Jan 2008 | B2 |
7332370 | Chang et al. | Feb 2008 | B2 |
7336526 | Osada et al. | Feb 2008 | B2 |
7351648 | Furukawa et al. | Apr 2008 | B2 |
7359231 | Venkataraman et al. | Apr 2008 | B2 |
7364935 | Lung et al. | Apr 2008 | B2 |
7365385 | Abbott | Apr 2008 | B2 |
7379328 | Osada et al. | May 2008 | B2 |
7385235 | Lung et al. | Jun 2008 | B2 |
7394088 | Lung | Jul 2008 | B2 |
7397060 | Lung | Jul 2008 | B2 |
7423300 | Lung et al. | Sep 2008 | B2 |
7426134 | Happ et al. | Sep 2008 | B2 |
7449710 | Lung | Nov 2008 | B2 |
20020070457 | Sun et al. | Jun 2002 | A1 |
20020113273 | Hwang et al. | Aug 2002 | A1 |
20030072195 | Mikolajick | Apr 2003 | A1 |
20030095426 | Hush et al. | May 2003 | A1 |
20030186481 | Lung | Oct 2003 | A1 |
20040026686 | Lung | Feb 2004 | A1 |
20040051094 | Ooishi | Mar 2004 | A1 |
20040165422 | Hideki et al. | Aug 2004 | A1 |
20040248339 | Lung | Dec 2004 | A1 |
20040256610 | Lung | Dec 2004 | A1 |
20050018526 | Lee | Jan 2005 | A1 |
20050029502 | Hudgens | Feb 2005 | A1 |
20050029587 | Harshfield | Feb 2005 | A1 |
20050062087 | Chen et al. | Mar 2005 | A1 |
20050093022 | Lung | May 2005 | A1 |
20050127349 | Horak et al. | Jun 2005 | A1 |
20050145984 | Chen et al. | Jul 2005 | A1 |
20050191804 | Lai et al. | Sep 2005 | A1 |
20050201182 | Osada et al. | Sep 2005 | A1 |
20050212024 | Happ | Sep 2005 | A1 |
20050212026 | Chung et al. | Sep 2005 | A1 |
20050215009 | Cho | Sep 2005 | A1 |
20050263829 | Song et al. | Dec 2005 | A1 |
20060006472 | Jiang | Jan 2006 | A1 |
20060038221 | Lee et al. | Feb 2006 | A1 |
20060066156 | Dong et al. | Mar 2006 | A1 |
20060073642 | Yeh et al. | Apr 2006 | A1 |
20060091476 | Pinnow et al. | May 2006 | A1 |
20060094154 | Lung | May 2006 | A1 |
20060108667 | Lung | May 2006 | A1 |
20060110878 | Lung et al. | May 2006 | A1 |
20060110888 | Cho et al. | May 2006 | A1 |
20060113521 | Lung | Jun 2006 | A1 |
20060118913 | Yi et al. | Jun 2006 | A1 |
20060124916 | Lung | Jun 2006 | A1 |
20060126395 | Chen et al. | Jun 2006 | A1 |
20060131555 | Liu et al. | Jun 2006 | A1 |
20060138467 | Lung | Jun 2006 | A1 |
20060154185 | Ho et al. | Jul 2006 | A1 |
20060157681 | Chen et al. | Jul 2006 | A1 |
20060163554 | Lankhorst et al. | Jul 2006 | A1 |
20060198183 | Kawahara et al. | Sep 2006 | A1 |
20060205108 | Maimon et al. | Sep 2006 | A1 |
20060211165 | Hwang et al. | Sep 2006 | A1 |
20060226409 | Burr et al. | Oct 2006 | A1 |
20060234138 | Fehlhaber et al. | Oct 2006 | A1 |
20060237756 | Park et al. | Oct 2006 | A1 |
20060284157 | Chen et al. | Dec 2006 | A1 |
20060284158 | Lung et al. | Dec 2006 | A1 |
20060284214 | Chen | Dec 2006 | A1 |
20060284279 | Lung et al. | Dec 2006 | A1 |
20060286709 | Lung et al. | Dec 2006 | A1 |
20060286743 | Lung et al. | Dec 2006 | A1 |
20060289848 | Dennison | Dec 2006 | A1 |
20070008786 | Scheuerlein | Jan 2007 | A1 |
20070023887 | Matsui | Feb 2007 | A1 |
20070030721 | Segal et al. | Feb 2007 | A1 |
20070037101 | Morioka | Feb 2007 | A1 |
20070096162 | Happ et al. | May 2007 | A1 |
20070096248 | Philipp et al. | May 2007 | A1 |
20070108077 | Lung et al. | May 2007 | A1 |
20070108429 | Lung | May 2007 | A1 |
20070108430 | Lung | May 2007 | A1 |
20070108431 | Chen et al. | May 2007 | A1 |
20070109836 | Lung | May 2007 | A1 |
20070109843 | Lung et al. | May 2007 | A1 |
20070111429 | Lung | May 2007 | A1 |
20070115794 | Lung | May 2007 | A1 |
20070117315 | Lai et al. | May 2007 | A1 |
20070121363 | Lung | May 2007 | A1 |
20070121374 | Lung et al. | May 2007 | A1 |
20070126040 | Lung | Jun 2007 | A1 |
20070131922 | Lung | Jun 2007 | A1 |
20070138458 | Lung | Jun 2007 | A1 |
20070147105 | Lung et al. | Jun 2007 | A1 |
20070153563 | Nirschl | Jul 2007 | A1 |
20070154847 | Chen et al. | Jul 2007 | A1 |
20070155172 | Lai et al. | Jul 2007 | A1 |
20070158632 | Ho | Jul 2007 | A1 |
20070158633 | Lai et al. | Jul 2007 | A1 |
20070158645 | Lung | Jul 2007 | A1 |
20070158690 | Ho et al. | Jul 2007 | A1 |
20070158862 | Lung | Jul 2007 | A1 |
20070161186 | Ho | Jul 2007 | A1 |
20070173019 | Ho et al. | Jul 2007 | A1 |
20070173063 | Lung | Jul 2007 | A1 |
20070176261 | Lung | Aug 2007 | A1 |
20070187664 | Happ | Aug 2007 | A1 |
20070201267 | Happ et al. | Aug 2007 | A1 |
20070215852 | Lung | Sep 2007 | A1 |
20070224726 | Chen et al. | Sep 2007 | A1 |
20070235811 | Furukawa et al. | Oct 2007 | A1 |
20070236989 | Lung | Oct 2007 | A1 |
20070246699 | Lung | Oct 2007 | A1 |
20070249090 | Philipp et al. | Oct 2007 | A1 |
20070257300 | Ho et al. | Nov 2007 | A1 |
20070262388 | Ho et al. | Nov 2007 | A1 |
20070274121 | Lung et al. | Nov 2007 | A1 |
20070285960 | Lung et al. | Dec 2007 | A1 |
20070298535 | Lung | Dec 2007 | A1 |
20080006811 | Philipp et al. | Jan 2008 | A1 |
20080012000 | Harshfield | Jan 2008 | A1 |
20080014676 | Lung et al. | Jan 2008 | A1 |
20080025089 | Scheuerlein et al. | Jan 2008 | A1 |
20080043520 | Chen | Feb 2008 | A1 |
20080094871 | Parkinson | Apr 2008 | A1 |
20080101110 | Happ et al. | May 2008 | A1 |
20080137400 | Chen et al. | Jun 2008 | A1 |
20080164453 | Breitwisch et al. | Jul 2008 | A1 |
20080165569 | Chen et al. | Jul 2008 | A1 |
20080165570 | Happ et al. | Jul 2008 | A1 |
20080165572 | Lung | Jul 2008 | A1 |
20080166875 | Lung | Jul 2008 | A1 |
20080179582 | Burr et al. | Jul 2008 | A1 |
20080180990 | Lung | Jul 2008 | A1 |
20080186755 | Lung et al. | Aug 2008 | A1 |
20080191187 | Lung et al. | Aug 2008 | A1 |
20080192534 | Lung | Aug 2008 | A1 |
20080197334 | Lung | Aug 2008 | A1 |
20080224119 | Burr et al. | Sep 2008 | A1 |
20080225489 | Cai et al. | Sep 2008 | A1 |
20090166600 | Park et al. | Jul 2009 | A1 |
20090184310 | Lung | Jul 2009 | A1 |
Number | Date | Country |
---|---|---|
WO-0079539 | Dec 2000 | WO |
WO-0145108 | Jun 2001 | WO |
WO-0225733 | Mar 2002 | WO |
Number | Date | Country | |
---|---|---|---|
20090251944 A1 | Oct 2009 | US |