Embodiments disclosed herein pertain to memory cells, to non-volatile memory arrays, to methods of operating memory cells, to methods of writing to and reading from a memory cell, and to methods of programming a memory cell.
Memory is one type of integrated circuitry, and is used in computer systems for storing data. Such is typically fabricated in one or more arrays of individual memory cells. The memory cells might be volatile, semi-volatile, or non-volatile. Non-volatile memory cells can store data for extended periods of time, and in many instances when the computer is turned off. Volatile memory dissipates and therefore is required to be refreshed/rewritten, and in many instances multiple times per second. Regardless, the smallest unit in each array is termed as a memory cell and is configured to retain or store memory in at least two different selectable states. In a binary system, the storage conditions are considered as either a “0” or a “1”. Further, some individual memory cells can be configured to store more than two bits of information.
Integrated circuitry fabrication continues to strive to produce smaller and denser integrated circuits. Accordingly, the fewer components an individual circuit device has, the smaller the construction of the finished device can be. Likely the smallest and simplest memory cell will be comprised of two conductive electrodes having a programmable material received there-between. Example materials include metal oxides which may or may not be homogenous, and may or may not contain other materials therewith. Regardless, the collective material received between the two electrodes is selected or designed to be configured in a selected one of at least two different resistance states to enable storing of information by an individual memory cell. When configured in one extreme of the resistance states, the material may have a high resistance to electrical current. In contrast in the other extreme, when configured in another resistance state, the material may have a low resistance to electrical current. Existing and yet-to-be developed memory cells might also be configured to have one or more additional possible stable resistance states in between a highest and a lowest resistance state. Regardless, the resistance state in which the programmable material is configured may be changed using electrical signals. For example if the material is in a high-resistance state, the material may be configured to be in a low resistance state by applying a voltage across the material.
The programmed resistance state is designed to be persistent in non-volatile memory. For example, once configured in a resistance state, the material stays in such resistance state even if neither a current nor a voltage is applied to the material. Further, the configuration of the material may be repeatedly changed from one resistance state to another for programming the memory cell into different of at least two resistance states. Upon such programming, the resistance state of the material can be determined by appropriate signals applied to one or both of the two electrodes between which the material is received.
One embodiment of the invention is a method of operating a memory cell which uses different electrodes to change a programmed state of the memory cell than are used to read the programmed state of the memory cell. In one embodiment, a method of writing to and reading from a memory cell uses first and second opposing electrodes to read from the memory cell and uses third and fourth opposing electrodes to write to the memory cell, where the first, second, third and fourth electrodes are different electrodes. Existing or yet-to-be developed memory cells might be usable in practice of the above-described methods. Embodiments of the invention also include memory cells independent of operation. Accordingly, methods as described herein are not necessarily limited by memory cell or memory array construction, and memory cell and memory array construction are not necessarily limited to or by methods of operation.
Example memory cells which may be operated in accordance with the above methods, as well as other methods which may or may not be disclosed herein, are described initially with reference to
Referring to
A material 16 is received between first and second opposing electrodes 12 and 14. Such may be homogenous or non-homogenous at least in the
Material 16 comprises first lateral region 22 and second lateral region 24 which are of different composition relative one another. One of the first and second lateral regions is received along one of the two laterally opposing edges of material 16, and another of the first and second lateral regions is received along the other of the two laterally opposing edges of material 16. In the embodiment of
In one embodiment, lateral region 22 comprises a resistance switchable material. In one embodiment, the resistance switchable material has mobile dopants therein, and in one embodiment the mobile dopants are received within a dielectric. In the context of this document, a “mobile dopant” is a component (other than a free electron) of a surrounding material that is movable to different locations within the surrounding material during normal device operation of repeatedly programming the device between at least two different static resistance states by application of a suitable electric field through the surrounding material. Examples include atom vacancies in an otherwise stoichiometric material and atom interstitials, including metal atoms or ions in glasses such as chalcogenide materials. Specific example mobile dopants include oxygen atom vacancies in amorphous or crystalline oxides or other oxygen-containing material, nitrogen atom vacancies in amorphous or crystalline nitrides or other nitrogen-containing material, fluorine atom vacancies in amorphous or crystalline fluorides or other fluorine-containing material, and interstitial metal atoms or metal ions in amorphous or crystalline oxides or in silicon. Mobile dopants of material 16 are depicted diagrammatically by dots/stippling in the drawings. Density of the dots/stippling in a given area/volume in the drawings indicates degree of mobile dopant density, with more dots/stippling indicating higher mobile dopant density and less dots/stippling indicating lower mobile dopant density. More than one type of mobile dopant may be used as part of material 16.
As example material of lateral region 22, example dielectrics in which mobile dopants may be received include suitable oxides, nitrides, and/or fluorides that are capable of localized electrical conductivity (to be described) based upon sufficiently high quantity and concentration of the mobile dopants. The dielectric within which the mobile dopants are received may or may not be homogenous independent of consideration of the mobile dopants. Specific example dielectrics include TiO2, HfO2, ZrO2, GeOx, SiO2, MN, and/or MgF2.
In one embodiment, the material of lateral region 22 that comprises oxygen vacancies as mobile dopants may comprise a combination of TiO2 and TiO2-x in at least one programmed state depending on location of the oxygen vacancies and the quantity of the oxygen vacancies in the locations where such are received. In such embodiment, lateral region 24 may or may not comprise TiO2 having lower density of or no oxygen vacancies in comparison to lateral region 22.
In one embodiment, lateral region 22 that comprises nitrogen vacancies as mobile dopants may comprise a combination of AlN and AlN1-x in at least one programmed state depending on location of the nitrogen vacancies and the quantity of the nitrogen vacancies in the locations where such are received. In such embodiment, lateral region 24 may or may not comprise AlN having lower density of or no nitrogen vacancies in comparison to lateral region 22.
In one embodiment, lateral region 22 that comprises fluorine vacancies as mobile dopants may comprise a combination of MgF2 and MgF2-x in at least one programmed state depending on location of the fluorine vacancies and the quantity of the fluorine vacancies in the locations where such are received. In such embodiment, lateral region 24 may or may not comprise MgF2 having lower density of or no fluorine vacancies in comparison to lateral region 22.
In one embodiment, the mobile dopants comprise aluminum atom interstitials in a nitrogen-containing material. In one embodiment, the mobile dopants comprise Cu atoms or ions in any of HfO2, ZrO2, GeOx, and SiO2. In one embodiment, the mobile dopants comprise Ag in amorphous silicon and/or chalcogen glasses (i.e., GeS and/or GeSe).
Material 16 may be of any suitable thickness T and of any suitable lateral width W that may be dependent upon composition of surrounding material such as dielectric, upon composition of the mobile dopants, if present, within said surrounding material, and/or upon the quantity of mobile dopants present in said surrounding material. Dimensions T and W, respectively, may be constant (as shown) or may be variable. Regardless, in one embodiment, the resistance switchable material has a minimum elevational thickness that is at least twice as great as its minimum lateral width. Example thicknesses T include from about 50 nanometers to about 150 nanometers, with an example width W being no greater than 25 nanometers. In one embodiment where memory cell 10 is in the “off” or “0” state of
Conductive channel 26 may have constant conductivity per unit length of channel 26 between first and second electrodes 12 and 14 (i.e. the same conductivity along all of the shortest straight-line distance between electrodes 12 and 14.) Such is exemplified in
The above-depicted embodiments show first and second lateral regions 22, 24 being of different composition relative one another in the programmed state of
In one embodiment, a method of programming a memory cell comprising a pair of opposing conductive electrodes having resistance switchable material received there-between includes application of an electric field through the resistance switchable material. Such field is applied in a prevailingly laterally oriented direction to cause mobile dopants within the resistance switchable material to move laterally toward or away from one of the opposing lateral edges of the resistance switchable material to change resistance between the pair of electrodes. A prevailingly laterally oriented direction does not have to be entirely lateral and accordingly may include other directional components in the field. The resistance switchable material retains the changed resistance state after the applied electric field is removed.
In one embodiment, the application of the electric field comprises applying a voltage differential across two additional conductive electrodes which are received laterally of opposing sides of the pair of opposing conductive electrodes, with the two additional conductive electrodes being electrically insulated from the pair of opposing conductive electrodes at least during the application of the electric field. An example circuit capable of such operation is diagrammatically shown in a construction 30 in
The applied voltages may be determined by a person of skill in the art, and will be impacted by the composition of material 32, composition of material 16, composition and quantity of mobile dopants therein, lateral thickness of material 16, and/or distances of electrodes 34 and 36 from material 16. In one embodiment, an example required prevailing laterally oriented electric field to cause suitable programming mobile dopant movement is no greater than 2 megavolts/meter, and in one embodiment no greater than 0.5 megavolts/meter. Regardless, the applied electric field need not be the same for writing towards one resistance state and back to the original resistance state. For example, and in one embodiment, at least 0.3 megavolts/meter may be used laterally across material 16 to achieve the programmed state of
External voltage may or may not be applied to one or both of electrodes 12 and 14 during application of the electric field through resistance switchable material 16 in a prevailing laterally oriented direction. In one embodiment, the opposing conductive electrodes 12 and 14 are pulled to substantially the same voltage during application of such electric field. In one embodiment, each of the pair of opposing conductive electrodes 12 and 14 is pulled to 0V during application of such electric field. In one embodiment, no external voltage is applied to the pair of opposing conductive electrodes during application of such electric field. In other words, voltage of the pair of opposing conductive electrodes in such example may be allowed to float.
As used herein, pulling a conductive electrode to a voltage refers to causing the conductive electrode to be at or very close to the voltage. The voltage may be positive or negative and may have substantially any magnitude. In pulling a conductive electrode to a voltage, it is to be understood that individual voltages measured at various locations of the conductive electrode might not be exactly the same due to, for example, the resistance of the conductive electrode itself. However, the individual voltages may be substantially the same since the individual voltages may be as close to the voltage as the physical limitations of the conductive electrode will allow.
An embodiment of the invention encompasses writing to and reading from a cross point memory cell of an array of cross point memory cells. A portion of a non-volatile cross point memory array is indicated generally with reference numeral 40 in top view in
Although the word lines and bit lines of
In one embodiment, a method of writing to and reading from a cross point memory cell of array 40 includes writing to a memory cell by applying a differential write voltage between the two immediately adjacent bit lines which are on opposing lateral sides of the memory cell being written to. Reading from such memory cell occurs by applying a differential read voltage between the crossing word line and the crossing bit line of such memory cell and sensing current resulting from the applying of the read voltage. The two immediately adjacent bit lines may be electrically insulated from the memory cell. The differential read voltage and the differential write voltage may be the same or different from one another. Regardless, in one embodiment, the individual memory cells comprise resistance switchable material received between the crossing word lines and bit lines. In such embodiment, the writing comprises switching the resistance of the resistance switchable material between at least two different resistance states which statically remains in a programmed resistance state until programmed to a different resistance state. In one embodiment, the writing comprises causing mobile dopants within the resistance switchable material to move laterally toward or away from one of opposing lateral edges of the resistance switchable material. In one embodiment, the writing moves the mobile dopants toward the one lateral edge to form a conductive channel which is localized along the one lateral edge. In one embodiment where such a conductive channel exists, the writing moves the mobile dopants away from the one lateral edge to remove the conductive channel.
In one embodiment, no external voltages are applied to the crossing word line WL2 and bit line BL3 of memory cell M23 during the act of writing from either the
It may be desirable when writing to produce either or both of the
Alternately by way of example, all memory cells between bit lines BL2 and BL4 may be programmed by providing each word line at 0V or other suitable voltage during application of programming voltage to bit lines BL2 and BL4. Alternately, a selected plurality other than all of the memory cells between bit lines BL2 and BL4 may be programmed depending in part upon voltage potential applied to their respective crossing word lines WL. Regardless, in one embodiment, the writing is conducted simultaneously to multiple memory cells received between the pair of immediately adjacent bit lines which are conducting the programming. In one embodiment during writing, external voltage is applied to at least some other word lines other than the crossing word line of the particular memory cell being programmed and that is different from any voltage that is applied to such crossing word line.
Embodiments of the invention may include reading from a memory cell by applying a differential read voltage between the crossing word line and the crossing bit line of the memory cell and sensing current resulting from the applying of the read voltage. For example, reading may include applying a voltage using a voltage source 2 (
In
An embodiment of the invention includes a non-volatile memory array comprising a plurality of word lines and a plurality of bit lines which cross the plurality of word lines. The array includes a plurality of memory cells which individually correspond to a different one of the crossings of the plurality of word lines and the plurality of bit lines relative to one another. The memory cells individually comprise resistance switchable material that is received between the word lines and the bit lines where such cross, and which is capable of being repeatedly programmed to at least two different resistance states. The resistance switchable material of at least one of the memory cells comprises a conductive channel localized along only one of two laterally opposing edges of such at least one memory cell and extends toward and away from the crossing word line and bit line.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a continuation application of U.S. patent application Ser. No. 12/855,624, filed Aug. 12, 2010, entitled “Memory Cells, Non-Volatile Memory Arrays, Methods Of Operating Memory Cells, Methods Of Reading To And Writing From A Memory Cell, And Methods Of Programming A Memory Cell”, naming Bhaskar Srinivasan as inventors, the disclosure of which is incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
4242736 | Raffel et al. | Dec 1980 | A |
4250568 | Grassl | Feb 1981 | A |
4947376 | Arimoto et al. | Aug 1990 | A |
5161121 | Cho | Nov 1992 | A |
5736420 | Min et al. | Apr 1998 | A |
5917744 | Kirihata et al. | Jun 1999 | A |
6317375 | Perner | Nov 2001 | B1 |
6380056 | Shue et al. | Apr 2002 | B1 |
6438022 | Schlosser et al. | Aug 2002 | B2 |
6518589 | King | Feb 2003 | B2 |
6559470 | Tsu-Jae | May 2003 | B2 |
6657882 | Takashima | Dec 2003 | B2 |
6670659 | Leistad et al. | Dec 2003 | B1 |
6864529 | Mei et al. | Mar 2005 | B2 |
6887792 | Perlov et al. | May 2005 | B2 |
6999854 | Roth | Feb 2006 | B2 |
7009278 | Hsu | Mar 2006 | B2 |
7031180 | Karasawa et al. | Apr 2006 | B2 |
7037731 | Kijima et al. | May 2006 | B2 |
7102914 | Chen et al. | Sep 2006 | B2 |
7110281 | Voogel et al. | Sep 2006 | B1 |
7161838 | Mei et al. | Jan 2007 | B2 |
7177135 | Kim et al. | Feb 2007 | B2 |
7196926 | Kim | Mar 2007 | B1 |
7255941 | Kijima et al. | Aug 2007 | B2 |
7302513 | Mouttet | Nov 2007 | B2 |
7327596 | Ebihara et al. | Feb 2008 | B2 |
7342413 | Mouttet | Mar 2008 | B2 |
7365382 | Willer et al. | Apr 2008 | B2 |
7371473 | Kijima et al. | May 2008 | B2 |
7378870 | Mouttet | May 2008 | B2 |
7391235 | Mouttet | Jun 2008 | B2 |
7426128 | Scheuerlein | Sep 2008 | B2 |
7435648 | Hsu et al. | Oct 2008 | B2 |
7443710 | Fang et al. | Oct 2008 | B2 |
7447828 | Mouttet | Nov 2008 | B2 |
7449354 | Marchant et al. | Nov 2008 | B2 |
7459933 | Mouttet | Dec 2008 | B2 |
7482223 | Higashitani et al. | Jan 2009 | B2 |
7564262 | Mouttet | Jul 2009 | B2 |
7576565 | Mouttet | Aug 2009 | B2 |
7592659 | Isogai | Sep 2009 | B2 |
7609086 | Mouttet | Oct 2009 | B2 |
7626878 | Lin et al. | Dec 2009 | B1 |
7696506 | Lung | Apr 2010 | B2 |
7723771 | Boescke et al. | May 2010 | B2 |
7755424 | Mouttet | Jul 2010 | B2 |
7763880 | Williams | Jul 2010 | B2 |
7778082 | Shin et al. | Aug 2010 | B2 |
7812404 | Herner et al. | Oct 2010 | B2 |
7902867 | Mouttet | Mar 2011 | B2 |
7965539 | Osano et al. | Jun 2011 | B2 |
7983065 | Samachisa | Jul 2011 | B2 |
8183553 | Phatak et al. | May 2012 | B2 |
8199556 | Srinivasan et al. | Jun 2012 | B2 |
8223539 | Smythe et al. | Jul 2012 | B2 |
8249838 | Pino et al. | Aug 2012 | B2 |
8259489 | Nagashima et al. | Sep 2012 | B2 |
8294219 | Malhotra et al. | Oct 2012 | B2 |
8405124 | Karg et al. | Mar 2013 | B2 |
8416609 | Meade | Apr 2013 | B2 |
8437174 | Meade et al. | May 2013 | B2 |
8537599 | Srinivasan et al. | Sep 2013 | B2 |
8547727 | Wu et al. | Oct 2013 | B2 |
8575585 | Yang et al. | Nov 2013 | B2 |
8634224 | Srinivasan et al. | Jan 2014 | B2 |
8867261 | Meade et al. | Oct 2014 | B2 |
8872246 | Stevens et al. | Oct 2014 | B1 |
9040948 | Ribeiro et al. | May 2015 | B2 |
20010019147 | DeBoer et al. | Sep 2001 | A1 |
20020034101 | Semi | Mar 2002 | A1 |
20020084480 | Basceri et al. | Jul 2002 | A1 |
20030045037 | Mei et al. | Mar 2003 | A1 |
20030179617 | Gudesen et al. | Sep 2003 | A1 |
20040022090 | Hasegawa et al. | Feb 2004 | A1 |
20040065912 | Liu et al. | Apr 2004 | A1 |
20040214352 | Kijima et al. | Oct 2004 | A1 |
20040218441 | Schwarzl | Nov 2004 | A1 |
20040229384 | Kijima et al. | Nov 2004 | A1 |
20040246768 | Krieger et al. | Dec 2004 | A1 |
20050157547 | Mei et al. | Jul 2005 | A1 |
20060022325 | Hwang et al. | Feb 2006 | A1 |
20060083933 | Kijima et al. | Apr 2006 | A1 |
20060088731 | Kijima et al. | Apr 2006 | A1 |
20060097288 | Baek et al. | May 2006 | A1 |
20060131627 | Kondo et al. | Jun 2006 | A1 |
20060223251 | Isogai | Oct 2006 | A1 |
20070117315 | Lai et al. | May 2007 | A1 |
20070217252 | Symanczyk | Sep 2007 | A1 |
20070229111 | Mouttet | Oct 2007 | A1 |
20070229112 | Mouttet | Oct 2007 | A1 |
20070229121 | Mouttet | Oct 2007 | A1 |
20070231972 | Mouttet | Oct 2007 | A1 |
20070241942 | Mouttet | Oct 2007 | A1 |
20070257704 | Mouttet | Nov 2007 | A1 |
20070267675 | Cho et al. | Nov 2007 | A1 |
20080001172 | Karg et al. | Jan 2008 | A1 |
20080048186 | Cheng et al. | Feb 2008 | A1 |
20080059688 | Mouttet | Mar 2008 | A1 |
20080079029 | Williams | Apr 2008 | A1 |
20080090337 | Williams | Apr 2008 | A1 |
20080172385 | Mouttet | Jul 2008 | A1 |
20080212382 | Mouttet | Sep 2008 | A1 |
20080222342 | Mouttet | Sep 2008 | A1 |
20080246116 | Mouttet | Oct 2008 | A1 |
20080278990 | Kumar et al. | Nov 2008 | A1 |
20080307151 | Mouttet | Dec 2008 | A1 |
20090020740 | Chien et al. | Jan 2009 | A1 |
20090026435 | Kakegawa | Jan 2009 | A1 |
20090122602 | Takemura et al. | May 2009 | A1 |
20090163826 | Mouttet | Jun 2009 | A1 |
20090207681 | Juengling | Aug 2009 | A1 |
20090244953 | Maejima | Oct 2009 | A1 |
20090279343 | Chang et al. | Nov 2009 | A1 |
20100034010 | Xi et al. | Feb 2010 | A1 |
20100078620 | Xi et al. | Apr 2010 | A1 |
20100128512 | Ohnishi et al. | May 2010 | A1 |
20100320547 | Ando et al. | Dec 2010 | A1 |
20110051310 | Strachan et al. | Mar 2011 | A1 |
20110186801 | Yang et al. | Aug 2011 | A1 |
20110199814 | Meade | Aug 2011 | A1 |
20110199815 | Meade | Aug 2011 | A1 |
20110240941 | Pickett et al. | Oct 2011 | A1 |
20110261606 | Sandhu et al. | Oct 2011 | A1 |
20110266515 | Pickett et al. | Nov 2011 | A1 |
20120012809 | Yang et al. | Jan 2012 | A1 |
20120014170 | Strukov et al. | Jan 2012 | A1 |
20120032134 | Yang et al. | Feb 2012 | A1 |
20120063192 | Lee | Mar 2012 | A1 |
20120104346 | Yi et al. | May 2012 | A1 |
20120133026 | Yang et al. | May 2012 | A1 |
20130001498 | Srinivasan et al. | Jan 2013 | A1 |
20130002634 | Wendler et al. | Jan 2013 | A1 |
20130082229 | Chen | Apr 2013 | A1 |
20130223134 | Yi et al. | Aug 2013 | A1 |
Number | Date | Country |
---|---|---|
1345069 | Apr 2002 | CN |
101053039 | Oct 2007 | CN |
101075629 | Nov 2007 | CN |
101258600 | Sep 2008 | CN |
101300678 | Nov 2008 | CN |
2011800096314 | Apr 2014 | CN |
201180039043.5 | Jan 2015 | CN |
201180009465.8 | Mar 2015 | CN |
11742625 | Jun 2013 | EP |
11816751 | Jul 2015 | EP |
H03-004972 | Feb 1991 | JP |
H03-104285 | May 1991 | JP |
2003-152118 | May 2003 | JP |
2006-093736 | Apr 2006 | JP |
2006-6093736 | Apr 2006 | JP |
2006-176366 | Jul 2006 | JP |
2006-188427 | Jul 2006 | JP |
2006-245280 | Sep 2006 | JP |
2008-258623 | Oct 2008 | JP |
4383523 | Dec 2009 | JP |
200616086 | May 2006 | TW |
200636929 | Oct 2006 | TW |
200805376 | Jan 2008 | TW |
200912932 | Mar 2009 | TW |
100104805 | Apr 2014 | TW |
100126468 | Oct 2014 | TW |
102136626 | May 2015 | TW |
WO 2006029228 | Mar 2006 | WO |
WO 2008108822 | Sep 2008 | WO |
WO 2010068221 | Jun 2010 | WO |
WO 2010144092 | Dec 2010 | WO |
WO 2010147588 | Dec 2010 | WO |
PCTUS2011022390 | Sep 2011 | WO |
PCTUS2011023190 | Oct 2011 | WO |
PCTUS2011043504 | Dec 2011 | WO |
PCTUS2011022390 | Aug 2012 | WO |
PCTUS2011023190 | Aug 2012 | WO |
PCTUS2011043504 | Feb 2013 | WO |
Entry |
---|
U.S. Appl. No. 12/705,918, filed Feb. 15, 2010, Meade. |
U.S. Appl. No. 12/705,928, filed Feb. 15, 2010, Meade et al. |
An Introduction to memimpedance and Memadmittance Systems Analysis; http://knol.google.com/k/an-introduction-to-memimpedance-and-memadmittance-systems-analysis#; 2009; 21pp. |
Biolek et al., “SPICE Modeling of Memristive, Memcapacitative and Memiductive Systems”, IEEE; 2009; pp. 249-252. |
Chua et al., “Memristive Devices and System”, Proceedings of the IEEE, vol. 64, No. 2, Feb. 1976; pp. 209-223. |
Chua, “Memristor—The Missing Circuit Element”, IEEE Transactions on Circuit Theory, vol. CT-18, No. 5; Sep. 1971; pp. 507-519. |
Chua, “Nonlinear Circuit Foundations for Nanodevices, Part I: The Four-Element Torus”, IEEE; 2003; pp. 1830-1859. |
Di Ventra et al., “Circuit elements with memory: Memristors, Memcapacitors, and Meminductors” In: Proceedings of the IEEE, vol. 97, Issue 10, pp. 1717-1724, Oct. 2009. |
Di Ventra et al., “Putting Memory Into Circuit Elements”, Memristors, Memcapacitors and Meminductors; Aug. 2009; pp. 1371-1372. |
Di Ventura et al., “Circuit elements with memory”, Memristors, Memcapacitors and Meminductors; Jan. 23, 2003; pp. 1-6. |
HP Memristor FAQ; http://www.hpl.hp.com/news/2008/apr-jun/memristor—faq.html; Apr. 2008; 3 pp. |
Lai et al., “Analog memory capacitor based on field-configurable ion-doped polymers” In: Applied Physics Letters, vol. 95, Issue 21, pp. 213503-213503-3, Nov. 2009. |
Liu et al., “Electric-pulse-induced Capacitance Change Effect in Perovskite Oxide Thin Films”, Journal of Applied Physics, Sep. 2006, vol. 100, Issue 5, p. 056101. |
Meyer et al., “Oxide Dual-Layer Memory Element for Scalable Non-Volatile Cross-Point Memory Technology”, IEEE; 2008; pp. 1-5. |
Pershin et al., “Experimental Demonstration of Associative Memory with Memristive Neural Networks”, Sep. 18, 2009; pp. 1-5. |
Pershin et al., “Memristive Circuits Simulate Memcapacitors and Meminductors”, Oct. 8, 2009; pp. 1-2. |
Strukov et al., “Coupled Ionic and Electronic Transport Model of Thin-Film Semiconductor Memristive Behavior”, Small 2009, 5, No. 9; pp. 1058-1063. |
Strukov et al., “Exponential Ionic Drift: Fast Switching and Low Volatility of Thin-Film Memristors”, Applied Physics A; Nov. 28, 2008; pp. 515-519. |
Strukov et al., “The missing memristor found”, vol. 453, Nature Publishing Group; May. 1, 2008; pp. 80-83. |
The Business Landscape for Memristor Electronics; http://knol.google.com/k/the-business-landscape-for-memristor-electronics#; 2009; 12 pp. |
The Mysterious Memristor; http://spectrum.ieee.org/semiconductors/design/the-mysterious-memristor; May 2008; 4 pp. |
Wakefield et al., “Titanium Dioxide as Gate Insulator for M.O.S. Transistors”, Electronic Letters, vol. 6, No. 16; Aug. 6, 1970; pp. 507-508. |
What is a Memristor?; http://www.coolestanswers.com/science-technology/what-is-a-memristor.html; Oct. 19, 2008; 2 pp. |
Number | Date | Country | |
---|---|---|---|
20140104932 A1 | Apr 2014 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12855624 | Aug 2010 | US |
Child | 14132081 | US |