Claims
- 1. A method of testing a semiconductor integrated circuit flip chip in-situ while said integrated circuit flip chip is positioned on a substrate, said integrated circuit flip chip including a first facing surface adapted for facing said substrate when said integrated circuit flip chip is positioned on said substrate and including a first plurality of contacts positioned thereon, selected ones of said contacts including a solder ball, said method comprising:providing a substrate having a second facing surface including a second plurality of contacts thereon, said second plurality of contacts comprising dendrites adapted for contacting respective ones of said solder balls of said first plurality of contacts on said first facing surface of said integrated circuit flip chip when said integrated circuit flip chip is positioned on said substrate; bringing selected ones of said solder balls into contact with respective ones of said dendrites of said second plurality of contacts on said second facing surface of said substrate; applying a compressive force to said integrated circuit flip chip and said substrate sufficient to cause said dendrites to penetrate through any oxide or corrosive films on said selected ones of said solder balls; passing test signal inputs to said integrated circuit flip chip while said integrated circuit flip chip is positioned on said substrate and said compressive force is applied thereto, and thereafter receiving test signal outputs from said integrated circuit flip chip; determining whether said test signals from said integrated circuit flip chip are correct or incorrect; and thereafter, bonding said integrated circuit flip chip solder balls to said contacts if said test signals from said integrated circuit flip chip are correct and removing said integrated circuit flip chip from said substrate if said test signals from said integrated circuit flip chip are incorrect.
- 2. The method of claim 1 wherein said bonding is accomplished by thermal compression bonding.
- 3. The method of claim 1 wherein said bonding is accomplished by transient liquid phase bonding.
- 4. The method of claim 1 wherein said bonding is accomplished by solder reflow.
- 5. The method of claim 1 wherein said bonding is accomplished by C4 bonding.
REFERENCE TO APPLICATIONS
This application is a divisional application of Ser. No. 08/352,301 filed Dec. 8, 1994, now abandoned, which is a continuation application of Ser. No. 08/024,549, filed Mar. 1, 1993 and now abandoned.
US Referenced Citations (13)
Foreign Referenced Citations (2)
Number |
Date |
Country |
20020 |
Dec 1980 |
EP |
54695 |
Jun 1982 |
EP |
Non-Patent Literature Citations (2)
Entry |
“High Performance Test System”, IBM Technical Disclosure Bulletin, vol. 33, No. 1A (Jun. 1990), pp. 124-125. |
“Dendrite Conduction Module”, IBM Technical Disclosure Bulletin, vol. 20, No. 6 (Nov. 1977), p. 2218. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/024549 |
Mar 1993 |
US |
Child |
08/352301 |
|
US |