The present invention relates to a method for fabricating a semiconductor device, and more particularly to a method for fabricating a field effect transistor (FET) with a metal gate structure.
As the demand on the device integration of an integrated circuit is gradually increased, the feature size of a semiconductor device (e.g. a field effect transistor) becomes smaller and smaller, and the thickness of a gate oxide layer of the field effect transistor is reduced. For maintaining the dielectric performance and reducing current leakage, the gate oxide layer of the semiconductor device is usually made of a high-k material. Moreover, since the doping capacity of the conventional polysilicon gate electrode is limited, the efficacy of using the doped polysilicon gate electrode to improve the threshold voltage is usually insufficient. Nowadays, for solving the problems resulting from reduction of the device feature size, the polysilicon gate electrode is gradually replaced by a metal gate electrode.
However, it is still a challenge for those skilled in the art to increase the working performance and the production yield of the field effect transistor.
Therefore, there is a need of providing an advanced method for fabricating a field effect transistor in order to improve the working performance of the field effect transistor and increase the production yield thereof.
Therefore, the object of the present invention is to provide a method for fabricating a semiconductor device in order to improve the working performance of a field effect transistor and increase the production yield thereof.
In accordance with an aspect, the present invention provides a method for fabricating a semiconductor device. Firstly, a dummy gate structure having a dummy gate electrode layer is provided. Then, the dummy gate electrode layer is removed to form an opening in the dummy gate structure, thereby exposing an underlying layer beneath the dummy gate electrode layer. Then, an ammonium hydroxide (NH4OH) treatment process is performed to treat the dummy gate structure. Afterwards, a metal material is filled into the opening.
In an embodiment, the underlying layer is a gate oxide layer or a barrier layer. Preferably, the barrier layer is a tantalum nitride layer or a silicon nitride layer.
In an embodiment, the dummy gate structure includes a gate oxide layer, a barrier layer, the dummy gate electrode layer and a spacer. The gate oxide layer is formed on a substrate. The barrier layer is formed on the gate oxide layer. The dummy gate electrode layer is formed on the barrier layer. The spacer is formed over the substrate to surround the gate oxide layer, the barrier layer and the dummy gate electrode layer. Moreover, the step of removing the dummy gate electrode layer further comprises a step of pulling back the spacer.
In an embodiment, the gate oxide layer is made of a high dielectric constant material, wherein after the gate oxide layer is formed, an ion-implanting process is performed to form source/drain regions in the substrate and adjacent to the dummy gate structure.
In an embodiment, the method for fabricating the semiconductor device further includes the following steps. Before the step of removing the dummy gate electrode layer is performed, an ion-implanting process is performed to form source/drain regions in the substrate and adjacent to the dummy gate structure. After the ammonium hydroxide treatment process is performed, a high-k dielectric layer is formed within the opening.
In an embodiment, the ammonium hydroxide treatment process is performed in an ammonium hydroxide solution at an operating temperature of 60° C., wherein the ammonium hydroxide solution is a mixture of ammonium hydroxide and water in a ratio of 1:120.
In an embodiment, the step of removing the dummy gate electrode layer and the ammonium hydroxide treatment process are performed in the same process vessel.
In accordance with another aspect, the present invention provides a method for fabricating a semiconductor device. Firstly, a dummy gate structure having a dummy gate electrode layer is provided. Then, a pre-etching process is performed to remove a portion of the dummy gate electrode layer. Then, an ammonium hydroxide treatment process is performed to remove the remaining dummy gate electrode layer, thereby forming an opening in the dummy gate structure and exposing an underlying layer beneath the dummy gate electrode layer. Afterwards, a metal material is filled into the opening.
In an embodiment, the pre-etching process is a wet etching process carried out in a tetramethylammonium hydroxide (TMAH) solution.
In an embodiment, at least one-third of the dummy gate electrode layer is removed by the pre-etching process, and at least one half of the dummy gate electrode layer is removed by the ammonium hydroxide treatment process.
In an embodiment, the underlying layer is a gate oxide layer or a barrier layer. Preferably, the barrier layer is a tantalum nitride layer or a silicon nitride layer.
In an embodiment, the dummy gate structure includes a gate oxide layer, a barrier layer, the dummy gate electrode layer and a spacer. The gate oxide layer is formed on a substrate. The barrier layer is formed on the gate oxide layer. The dummy gate electrode layer is formed on the barrier layer. The spacer is formed over the substrate to surround the gate oxide layer, the barrier layer and the dummy gate electrode layer. Moreover, after the pre-etching process and before the ammonium hydroxide treatment process, the method for fabricating a semiconductor device further includes a step of pulling back the spacer.
In an embodiment, the gate oxide layer is made of a high dielectric constant material, wherein after the gate oxide layer is formed, an ion-implanting process is performed to form source/drain regions in the substrate and adjacent to the dummy gate structure.
In an embodiment, the method for fabricating the semiconductor device further includes the following steps. Before the step of removing the dummy gate electrode layer is performed, an ion-implanting process is performed to form source/drain regions in the substrate and adjacent to the dummy gate structure. After the ammonium hydroxide treatment process is performed, a high-k dielectric layer is formed within the opening.
In an embodiment, the ammonium hydroxide treatment process is performed in an ammonium hydroxide solution at an operating temperature of 60° C., wherein the ammonium hydroxide solution is a mixture of ammonium hydroxide and water in a ratio of 1:120.
In an embodiment, the step of removing the dummy gate electrode layer and the ammonium hydroxide treatment process are performed in the same process vessel.
The present invention provides an improved method for fabricating a semiconductor device. In the later stage of removing the dummy gate electrode layer, an ammonium hydroxide treatment process is performed to minimize the residual dummy gate electrode layer, so that the working function layer between the gate oxide layer and the metal gate electrode formed in the subsequent process has a satisfactory working function value to meet the electrical requirements of the metal gate electrode. In such way, the working performance of the transistor is enhanced and the production yield of the transistor is increased.
The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.
The present invention provides an improved method for fabricating a field effect transistor (FET) with enhanced working performance and production yield. The above and other objects, features and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings. An example of the present invention will be illustrated by referring to a method for fabricating a complementary metal-oxide-semiconductor (CMOS) device. Nevertheless, the present invention is not limited to a method for fabricating the CMOS device.
Firstly, as shown in
The dummy gate electrode layer 105 is preferably made of polysilicon. The gate oxide layer 103 may be made of a low dielectric constant material such as silicon dioxide, silicon nitride, silicon oxynitride or silicon carbon nitride. Alternatively, the gate oxide layer 103 may be made of a high dielectric constant material such as hafnium silicon, hafnium oxide, hafnium silicon oxide, hafnium silicon oxynitride, hafnium silicon nitride, hafnium aluminum oxide, aluminum oxide, titanium oxide, strontium titanium oxide, tantalum oxide, zirconium oxide, zirconium silicon oxide, lead lanthanum zirconate titanate, barium strontium titanate or a combination thereof. In this embodiment, the gate oxide layer 103 consists of a high-k dielectric layer and a interfacial layer, wherein the interfacial layer made of silicon oxide or silicon nitride plus silicon oxide and the high-k dielectric layer is made of hafnium silicon, hafnium oxide, hafnium silicon oxide, hafnium silicon oxynitride, hafnium silicon nitride, hafnium aluminum oxide, aluminum oxide, titanium oxide, strontium titanium oxide, tantalum oxide, zirconium oxide, zirconium silicon oxide, lead lanthanum zirconate titanate, barium strontium titanate or a combination thereof.
The barrier layer 104 is made of tantalum nitride (TaN), silicon nitride (SiN), titanium nitride (TiN) or tungsten nitride (WN). In some embodiments, the barrier layer 104 is a multi-layered structure stacked by a silicon nitride layer and a tantalum nitride layer. In this embodiment, the barrier layer 104 is a tantalum nitride layer.
Then, after the gate oxide layer 103, the barrier layer 104 and the dummy gate electrode layer 105 are patterned, a series of lightly doping processes are performed to dope the P-type active region 101a and the N-type active region 101b of the substrate 101 with ion dopants such as a phosphorous ion (P3−) dopant and a boron ion (B+) dopant. After the lightly doping processes are performed, lightly doped drain (LDD) regions 107a and 107b are respectively formed in the P-type active region 101a and the N-type active region 101b and adjacent to the patterned gate oxide layer 103, the pattered barrier layer 104 and the patterned dummy gate electrode layer 105 (see
Then, a spacer 106 is formed over the substrate 101 to surround the gate oxide layer 103, the barrier layer 104 and the dummy gate electrode layer 105. The spacer 106 is produced by the following steps. Firstly, a dielectric layer (not shown) is formed on the substrate 101 to cover the gate oxide layer 103, the barrier layer 104 and the dummy gate electrode layer 105. Then, an etching process is performed to remove a portion of the dielectric layer and allow the remaining dielectric layer to surround the sidewalls of the gate oxide layer 103, the barrier layer 104 and the dummy gate electrode layer 105. In such way, as shown in
Then, by using the spacer 106 as a mask, an ion-implanting process is performed to heavily dope the substrate 101 with a high concentration ion dopant. As a result, the LDD regions 107a and 107b which are not heavily doped and the heavily doped regions are collectively formed as source/drain regions 116a and 116b (see
Then, a contact etch stop layer (CESL) 108 and an interlayer dielectric layer (ILD) 109 are sequentially formed on the substrate 101 and the dummy gate structures 10 and 12. Then, by using the contact etch stop layer 108 as a mask, a series of chemical mechanical polishing (CMP) processes or etching processes are performed to partially remove the contact etch stop layer 108 and the interlayer dielectric layer 109, thereby exposing the dummy gate electrode layer 105 (see
Then, a dummy gate electrode layer etching process is performed to remove the dummy gate electrode layer 105, so that two openings 110a and 110b are respectively formed in the dummy gate structures 10 and 12 to expose the barrier layer 104 beneath the dummy gate electrode layer 105. It is noted that the dummy gate electrode layer etching process may also remove the barrier layer 104 directly so as to expose the gate oxide layer 103.
In an embodiment, the dummy gate electrode layer etching process is a single dry etching process. For example, the dry etching process is carried out by using carbon tetrafluoride (CF4)/nitrogen gas (N2) or chlorine (Cl2) as a reactive gas. In another embodiment, the dummy gate electrode layer etching process is a single wet etching process. For example, the wet etching process is carried out by using an ammonium hydroxide solution, a phosphoric acid solution, a tetramethylammonium hydroxide (TMAH) solution or a combination thereof as an etchant. In some embodiments, the dummy gate electrode layer etching process may comprise a plurality of dry etching processes or a plurality of wet etching processes. In this embodiment, the dummy gate electrode layer etching process is a wet etching process carried out by using the tetramethylammonium hydroxide solution as an etchant. Moreover, during the step of removing the dummy gate electrode layer 105, a pull-back process may be performed on the spacer 106 to widen the openings 110a and 110b (see
After the dummy gate electrode layers 105 are removed, the dummy gate structures 10 and 12 without the dummy gate electrode layer 105 are subject to an ammonium hydroxide treatment process 111 (see
Then, as shown in
After the patterned photoresist layer 114 is removed, the silicon nitride layer 113 within the opening 110a and the tantalum nitride layer 112 within the opening 110b are covered by a titanium-aluminum (TiAl) compound layer 115. Then, a metal material 117 such as aluminum (Al) is filled in the openings 110a and 110b (see
As known, in the conventional process of removing the dummy gate electrode layers 105, residual polysilicon possibly remains on the bottom surfaces and sidewalls of the openings 110a and 110b. Due to the residual polysilicon, the electrical properties of the working function layers and the metal gate electrodes filled within the openings 110a and 110b in the subsequent processes may be deviated, and thus the performance of the transistors will be deteriorated. Since the ammonium hydroxide treatment process 111 of the present invention is effective to eliminate the residual polysilicon possibly remaining on the bottom surfaces and sidewalls of the openings 110a and 110b, the working function layers (e.g. the silicon nitride layer 113, the tantalum nitride layer 112 or the titanium-aluminum compound layer 115) and the metal gate electrodes formed on the sidewalls of the openings 110a and 110b in the subsequent processes will have satisfactory working function values to meet the electrical requirements of the transistors.
It is noted that the gate oxide layer 103 described in the above embodiment (
In another embodiment of a method for fabricating a CMOS device, the gate oxide layer 203 of the dummy gate structures 10 and 12 is made of a low dielectric constant material. After the ammonium hydroxide treatment process 111 is performed (see
Please refer to
In comparison with the fabricating method described in
In this embodiment, the exposed dummy gate electrode layer 105 (see
In an embodiment, the pre-etching process 301 is a single dry etching process. For example, the dry etching process is carried out by using carbon tetrafluoride (CF4)/nitrogen gas (N2) or chlorine (Cl2) as a reactive gas. In another embodiment, the pre-etching process 301 is a single wet etching process. For example, the wet etching process is carried out by using an ammonium hydroxide solution, a phosphoric acid solution, a tetramethylammonium hydroxide (TMAH) solution or a combination thereof as an etchant. In some embodiments, the pre-etching process 301 may comprise a plurality of dry etching processes or a plurality of wet etching processes. In this embodiment the pre-etching process 301 is a wet etching process carried out by using the tetramethylammonium hydroxide solution as an etchant, and at least one-third of the dummy gate electrode layer 105 is removed by the pre-etching process 301 (see
In an embodiment, as shown in
Moreover, after the pre-etching process 301 and before the ammonium hydroxide treatment process 311, a pull-back process may be performed on the spacer 106 to widen the openings 110a and 110b (see
From the above description, the present invention provides an improved method for fabricating a semiconductor device. In the later stage of removing the dummy gate electrode layer, an ammonium hydroxide treatment process is performed to minimize the residual dummy gate electrode layer, so that the working function layer between the gate oxide layer and the metal gate electrode formed in the subsequent process has a satisfactory working function value to meet the electrical requirements of the metal gate electrode. In such way, the working performance of the transistor is enhanced and the production yield of the transistor is increased.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Number | Name | Date | Kind |
---|---|---|---|
6066533 | Yu | May 2000 | A |
6217611 | Klostermeyer | Apr 2001 | B1 |
6492217 | Bai | Dec 2002 | B1 |
6552377 | Yu | Apr 2003 | B1 |
6696345 | Chau | Feb 2004 | B2 |
6790719 | Adetutu | Sep 2004 | B1 |
6794234 | Polishchuk | Sep 2004 | B2 |
6902969 | Adetutu | Jun 2005 | B2 |
6921711 | Cabral, Jr. | Jul 2005 | B2 |
7030430 | Doczy | Apr 2006 | B2 |
7074664 | White | Jul 2006 | B1 |
7109079 | Schaeffer, III | Sep 2006 | B2 |
7126199 | Doczy | Oct 2006 | B2 |
7157378 | Brask | Jan 2007 | B2 |
7208366 | Tsai | Apr 2007 | B2 |
7381619 | Wang | Jun 2008 | B2 |
7410844 | Li | Aug 2008 | B2 |
7488656 | Cartier | Feb 2009 | B2 |
7556998 | Park | Jul 2009 | B2 |
20020127888 | Cho | Sep 2002 | A1 |
20040145057 | Choi | Jul 2004 | A1 |
20050095763 | Samavedam | May 2005 | A1 |
20050269644 | Brask et al. | Dec 2005 | A1 |
20050275035 | Mathew | Dec 2005 | A1 |
20050277248 | Kim | Dec 2005 | A1 |
20060040482 | Yang | Feb 2006 | A1 |
20060046523 | Kavalieros et al. | Mar 2006 | A1 |
20060175297 | Yun | Aug 2006 | A1 |
20070037335 | Chambers | Feb 2007 | A1 |
20070082445 | Yang | Apr 2007 | A1 |
20070148838 | Doris | Jun 2007 | A1 |
20070167024 | Li | Jul 2007 | A1 |
20070210354 | Nabatame | Sep 2007 | A1 |
20080076216 | Pae | Mar 2008 | A1 |
20080318371 | Lin | Dec 2008 | A1 |
20090057787 | Matsuki | Mar 2009 | A1 |
20090166769 | Metz | Jul 2009 | A1 |
20100052074 | Lin | Mar 2010 | A1 |
20100068877 | Yeh | Mar 2010 | A1 |
20100081262 | Lim | Apr 2010 | A1 |
20100087038 | Chung et al. | Apr 2010 | A1 |
20100240204 | Yeh et al. | Sep 2010 | A1 |
20110230042 | Chew et al. | Sep 2011 | A1 |
20120248550 | Huang | Oct 2012 | A1 |
Number | Date | Country |
---|---|---|
201301356 | Jan 2013 | TW |
Entry |
---|
U.S. Appl. No. “13/070,496”, Mar. 24, 2011. |
Taiwan Intellectual Property Office, Office Action issued Aug. 8, 2016. |
Number | Date | Country | |
---|---|---|---|
20120322218 A1 | Dec 2012 | US |