This application is related to U.S. patent application Ser. No. 14/228,672, filed on even date, entitled “METHOD FOR FORMING A SPLIT-GATE DEVICE,” naming Mark D. Hall and Mehul D. Shroff as inventors, and assigned to the current assignee hereof.
1. Field
This disclosure relates generally to semiconductor processing, and more specifically, to a method for forming a split-gate device.
2. Related Art
Many semiconductor devices include, or embed, non-volatile memory (NVM) transistors with other transistor types on the same integrated circuit (IC). The manufacturing processes for the different transistor types may not be the same, requiring that the processes be integrated. For example, to integrate NVM with, for example, CMOS (complementary metal oxide semiconductor), the CMOS process may be modified to include the process steps necessary to fabricate the NVM cell and the supporting devices.
Flash NVM is commonly embedded in, for example, system-on-a-chip (SoC) integrated circuits having CMOS logic circuitry. The flash NVM may include a charge storage layer comprising nanocrystals or an ONO (oxide-nitride-oxide) layer. The memory cell may also include a control gate comprising polysilicon, a metal, or both. In addition, it may be desirable to use a high-k (where k refers to the dielectric constant of the material) gate dielectric in the logic transistor. Integrating the non-volatile memory cell with the logic transistor having the metal gate and the high-k gate dielectric on the same integrated circuit may require many additional process steps.
What is needed is a process integration methodology to efficiently embed an NVM cell array with metal gate/high-k dielectric logic transistors.
The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
In one aspect, an integration of a non-volatile memory (NVM) cell and a logic transistor efficiently integrates NVM and logic on a single integrated circuit. This integration allows for flexibility in the choice of materials for the dielectrics and gate materials of the logic gate stack and the select gate stack. In one example integration, a gate last replacement process may be used to form a high-k dielectric (where k represents the dielectric constant of the insulator) and metal gate for each of the logic gate stack and select gate stack of device 10. In another example integration, a high-k first metal gate last replacement process may be used to form a high-k dielectric and metal gate for the logic gate stack and select gate stack. In another example integration, a high-k first metal gate last replacement process may be used to form a high-k dielectric and metal gate for the logic gate stack, while allowing the select gate to remain polysilicon. These embodiments will be better understood by reference to the drawings and the following description.
Therefore, note that gate region fill material 22 (also referred to as a logic dummy gate) and dielectric layer 18 are removed and replaced with a high-k dielectric and a logic gate (which may be a metal, i.e. metallic, logic gate). Also, the remaining portion of gate region fill material 24 (also referred to as a select dummy gate) and dielectric layer 18 are removed and replaced with a high-k dielectric and a select gate (which may be a metal select gate). Therefore, a gate last replacement process may be used to form a high-k dielectric and metal gate for each of the logic gate stack and select gate stack of device 10.
In an alternate embodiment, referring back to
Therefore, note that the logic gate stack formed in logic region 202 includes a high-k dielectric 212 that is on substrate 206, and a metal logic gate 238 over high-k dielectric 212, and that the select gate stack formed in NVM region 204 includes a high-k dielectric 212 that is on substrate 206, and a metal select gate 240 over high-k dielectric 212. In this embodiment, a high-k first metal gate last replacement process may be used to form a high-k dielectric and metal gate for the logic gate stack and select gate stack.
In one embodiment, a combined thickness of high-k dielectric layer 312 and barrier layer 314 in logic region 302 is similar to a combined thickness of dielectric layer 308 and thin polysilicon layer 310 in NVM region 304. In this manner, the step size between layers 314 and 310 at the boundaries between logic region 302 and NVM region 304 is minimized. This may help prevent subsequent CMP complications, such as unwanted dishing.
Therefore, by now it should be understood how various integrations of an NVM cell and logic transistor can achieve different combinations of materials for the dielectrics and gates in both the logic transistor and NVM cell. For example, a gate last replacement process may be used to form a high-k dielectric and metal gate for each of the logic gate stack and select gate stack of device 10. Alternatively, a high-k first metal gate last replacement process may be used to form a high-k dielectric and metal gate for the logic gate stack and select gate stack. In another embodiment, a high-k first metal gate last replacement process may be used to form a high-k dielectric and metal gate for the logic gate stack, while allowing the select gate to remain polysilicon. In this manner, logic and NVM can be efficiently integrated within a single integrated circuit.
Although the invention has been described with respect to specific conductivity types or polarity of potentials, skilled artisans appreciated that conductivity types and polarities of potentials may be reversed.
Moreover, the terms “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, different types of materials may be used for the charge storage layer. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.
The following are various embodiments of the present invention.
In one embodiment, a method of forming a semiconductor device in an NVM (non-volatile memory) region and in a logic region using a semiconductor substrate, includes forming a dielectric layer over the substrate in the NVM region and the logic region; forming a first gate material layer over the dielectric layer in the NVM region and the logic region; removing the dielectric layer and the first gate material layer from the logic region; forming, in the logic region, a high-k dielectric over the substrate and a barrier layer over the high-k dielectric; forming a second gate material layer over the barrier layer in the logic region and the first gate material layer in the NVM region; patterning the first gate material layer and the second gate material layer over the NVM region to form a gate-region fill material over the NVM region; patterning the second gate material layer and the barrier layer over the logic region to leave a logic stack comprising a portion of the second gate material layer and a portion of the barrier layer aligned to the portion of the second gate material layer over the logic region; forming an interlayer dielectric around the logic stack and around the gate-region fill material; and forming a control gate opening in the gate-region fill material to leave a select gate formed from a remaining portion of the gate-region fill material adjacent to the opening, wherein the opening has an exposed surface; forming a charge storage layer over the exposed surface; forming a control gate in the control gate opening over the charge storage layer; and replacing the portion of the second gate material layer with a metallic logic gate. In a further aspect of the above embodiment, the forming the control gate includes depositing a polysilicon layer and planarizing the polysilicon layer. In another further aspect, the forming the control gate comprises depositing a layer comprising metal. In another further aspect, the removing the control gate opening further comprises etching through the dielectric layer. In yet a further aspect, the removing the control gate opening further comprises etching into the substrate. In another further aspect of the above embodiment, the forming the first gate material layer comprises depositing a first polysilicon layer and the forming the second gate material layer comprises forming a second polysilicon layer, wherein the second polysilicon layer is thicker than the first polysilicon layer. In yet a further aspect, the forming, in the logic region, a high-k dielectric over the substrate and a barrier layer over the high-k dielectric is further characterized by the barrier layer being substantially the same thickness as the first gate material layer. In another aspect of the above embodiment, the method further includes forming, prior to forming the interlayer dielectric, a first sidewall spacer around the logic stack and a second sidewall spacer around the gate-region fill material. In yet a further aspect, the method further includes forming, prior to forming the interlayer dielectric, first source/drain regions in the substrate adjacent the logic stack and second source/drain regions in the substrate adjacent to the gate-region fill material. In another yet further aspect, the method further includes planarizing the interlayer dielectric to expose a top surface of the logic stack and a top surface of the gate-region fill material. In another yet further aspect, the forming the first gate material layer comprises forming a first layer of polysilicon; and the forming the second gate material layer comprises forming a second layer of polysilicon. In another yet further aspect, the forming a dielectric layer over the substrate comprises one of a group consisting of forming thermal oxide and forming oxynitride.
In another embodiment, a method of forming a semiconductor device in an NVM (non-volatile memory) region and in a logic region using a semiconductor substrate, includes forming a first layer stack over the substrate in the NVM region, wherein the first layer stack comprises a dielectric layer over the substrate and a first polysilicon layer over the dielectric layer; forming a second layer stack over the substrate in the logic region, wherein the second layer stack comprises a high-k layer over the substrate and a barrier layer over the high-k layer; forming a second polysilicon layer over the first polysilicon layer and over the barrier layer; patterning the second polysilicon layer and the first polysilicon layer in the NVM region to leave a first gate fill material in the NVM region; patterning the second polysilicon layer and the barrier layer in the logic region to leave a second gate fill material in the logic region; replacing a portion of the first gate fill material with a charge storage layer and a control gate over the charge storage layer and leaving a portion of the first gate fill material as a select gate; and replacing the second polysilicon layer of the second gate fill material with a metallic logic gate. In a further aspect, the replacing a portion of the first gate fill material is further characterized by: forming an opening in the first gate fill material; coating the opening with the charge storage layer; and forming the control gate over the charge storage layer in the opening. In yet a further aspect, the replacing is further characterized by the charge storage layer comprising nanocrystals. In another aspect of the above embodiment, the height above the substrate of the barrier layer is substantially the same as the height of the first polysilicon layer above the substrate. In another aspect of the above embodiment, prior to the replacing the portion of the first gate fill material, the method further includes forming a first sidewall spacer around the first gate fill material; forming a second sidewall spacer around the second gate fill material; and forming an interlayer dielectric around the first sidewall spacer and the second sidewall spacer.
In yet another embodiment, a method of forming a semiconductor device in an NVM (non-volatile memory) region and in a logic region using a semiconductor substrate, includes forming a first stack having a first polysilicon layer spanning a channel length of a split gate NVM cell and a second polysilicon layer on the first polysilicon layer and aligned to the first polysilicon layer; forming a second stack in the logic region having a barrier of a logic gate dimension and an overlying polysilicon portion aligned to the barrier; replacing a portion of the first stack with a layer of nanocrystals surrounded by a dielectric and a control gate over the layer of nanocrystals, wherein a select gate is remaining in the first and second polysilicon layers adjacent to the control gate after the replacing the portion of the second stack; and replacing the polysilicon portion of the second stack with a metallic logic gate. In a further aspect, the method further includes forming a first sidewall spacer around the first stack; forming a second sidewall spacer around the second stack; and forming an interlayer dielectric around the first sidewall spacer and the second sidewall spacer. In another further aspect, the forming the first stack and the forming the second stack are further characterized by the overlying polysilicon layer and the second polysilicon layer being formed from the same deposited polysilicon layer.
Number | Name | Date | Kind |
---|---|---|---|
5614746 | Hong et al. | Mar 1997 | A |
6087225 | Bronner et al. | Jul 2000 | A |
6194301 | Radens et al. | Feb 2001 | B1 |
6235574 | Tobben et al. | May 2001 | B1 |
6333223 | Moriwaki et al. | Dec 2001 | B1 |
6388294 | Radens et al. | May 2002 | B1 |
6509225 | Moriwaki et al. | Jan 2003 | B2 |
6531734 | Wu | Mar 2003 | B1 |
6635526 | Malik et al. | Oct 2003 | B1 |
6707079 | Satoh et al. | Mar 2004 | B2 |
6777761 | Clevenger et al. | Aug 2004 | B2 |
6939767 | Hoefler et al. | Sep 2005 | B2 |
7154779 | Mokhlesi et al. | Dec 2006 | B2 |
7202524 | Kim et al. | Apr 2007 | B2 |
7208793 | Bhattacharyya | Apr 2007 | B2 |
7271050 | Hill | Sep 2007 | B2 |
7365389 | Jeon et al. | Apr 2008 | B1 |
7391075 | Jeon et al. | Jun 2008 | B2 |
7402493 | Oh et al. | Jul 2008 | B2 |
7405968 | Mokhlesi et al. | Jul 2008 | B2 |
7439134 | Prinz et al. | Oct 2008 | B1 |
7476582 | Nakagawa et al. | Jan 2009 | B2 |
7521314 | Jawarani et al. | Apr 2009 | B2 |
7524719 | Steimle et al. | Apr 2009 | B2 |
7544490 | Ferrari et al. | Jun 2009 | B2 |
7544980 | Chindalore et al. | Jun 2009 | B2 |
7544990 | Bhattacharyya | Jun 2009 | B2 |
7560767 | Yasuda et al. | Jul 2009 | B2 |
7795091 | Winstead et al. | Sep 2010 | B2 |
7799650 | Bo et al. | Sep 2010 | B2 |
7816727 | Lai et al. | Oct 2010 | B2 |
7821055 | Loiko et al. | Oct 2010 | B2 |
7906396 | Chiang et al. | Mar 2011 | B1 |
7932146 | Chen et al. | Apr 2011 | B2 |
7989871 | Yasuda | Aug 2011 | B2 |
7999304 | Ozawa et al. | Aug 2011 | B2 |
8017991 | Kim et al. | Sep 2011 | B2 |
8063434 | Polishchuk et al. | Nov 2011 | B1 |
8138037 | Chudzik et al. | Mar 2012 | B2 |
8168493 | Kim | May 2012 | B2 |
8298885 | Wei et al. | Oct 2012 | B2 |
8334198 | Chen et al. | Dec 2012 | B2 |
8372699 | Kang et al. | Feb 2013 | B2 |
8389365 | Shroff et al. | Mar 2013 | B2 |
8399310 | Shroff et al. | Mar 2013 | B2 |
8524557 | Hall et al. | Sep 2013 | B1 |
8536006 | Shroff et al. | Sep 2013 | B2 |
8536007 | Shroff et al. | Sep 2013 | B2 |
20020061616 | Kim et al. | May 2002 | A1 |
20040075133 | Nakagawa et al. | Apr 2004 | A1 |
20060046449 | Liaw | Mar 2006 | A1 |
20070037343 | Colombo et al. | Feb 2007 | A1 |
20070077705 | Prinz et al. | Apr 2007 | A1 |
20070215917 | Taniguchi | Sep 2007 | A1 |
20070224772 | Hall et al. | Sep 2007 | A1 |
20070249129 | Hall et al. | Oct 2007 | A1 |
20070264776 | Dong et al. | Nov 2007 | A1 |
20080050875 | Moon et al. | Feb 2008 | A1 |
20080121983 | Seong et al. | May 2008 | A1 |
20080145985 | Chi | Jun 2008 | A1 |
20080185635 | Yanagi et al. | Aug 2008 | A1 |
20080237700 | Kim et al. | Oct 2008 | A1 |
20080290385 | Urushido | Nov 2008 | A1 |
20080308876 | Lee et al. | Dec 2008 | A1 |
20090065845 | Kim et al. | Mar 2009 | A1 |
20090072274 | Knoefler et al. | Mar 2009 | A1 |
20090078986 | Bach | Mar 2009 | A1 |
20090101961 | He et al. | Apr 2009 | A1 |
20090111229 | Steimle et al. | Apr 2009 | A1 |
20090179283 | Adams et al. | Jul 2009 | A1 |
20090225602 | Sandhu et al. | Sep 2009 | A1 |
20090256211 | Booth, Jr. et al. | Oct 2009 | A1 |
20090273013 | Winstead et al. | Nov 2009 | A1 |
20090278187 | Toba | Nov 2009 | A1 |
20110031548 | White et al. | Feb 2011 | A1 |
20110095348 | Chakihara et al. | Apr 2011 | A1 |
20110204450 | Moriya | Aug 2011 | A1 |
20110260258 | Zhu et al. | Oct 2011 | A1 |
20120104483 | Shroff et al. | May 2012 | A1 |
20120132978 | Toba et al. | May 2012 | A1 |
20120248523 | Shroff et al. | Oct 2012 | A1 |
20120252171 | Shroff et al. | Oct 2012 | A1 |
20130026553 | Horch | Jan 2013 | A1 |
20130037886 | Tsai et al. | Feb 2013 | A1 |
20130065366 | Thomas et al. | Mar 2013 | A1 |
20130171785 | Shroff et al. | Jul 2013 | A1 |
20130171786 | Shroff et al. | Jul 2013 | A1 |
20130178027 | Hall et al. | Jul 2013 | A1 |
20130178054 | Shroff et al. | Jul 2013 | A1 |
20130264633 | Hall et al. | Oct 2013 | A1 |
20130264634 | Hall et al. | Oct 2013 | A1 |
20130267074 | Hall et al. | Oct 2013 | A1 |
Number | Date | Country |
---|---|---|
2009058486 | May 2009 | WO |
Entry |
---|
U.S. Appl. No. 13/441,426, Shroff, M. D., et al., Office Action—Allowance, mailed Jun. 9, 2014. |
U.S. Appl. No. 13/790,225, Office Action—Allowance, Dec. 24, 2013. |
U.S. Appl. No. 13/790,014, Office Action—Allowance, Dec. 24, 2013. |
U.S. Appl. No. 13/442,142, Office Action—Allowance, Dec. 31, 2013. |
U.S. Appl. No. 13/491,771, Office Action—Allowance, Jan. 16, 2014. |
U.S. Appl. No. 13/781,727, Office Action—Allowance, Jan. 31, 2014. |
U.S. Appl. No. 13/441,426, Office Action—Allowance, Feb. 21, 2014. |
U.S. Appl. No. 13/442,142, Office Action—Allowance, Feb. 28, 2014. |
U.S. Appl. No. 13/790,014, Office Action—Allowance, Mar. 3, 2014. |
U.S. Appl. No. 13/907,491, Office Action—Allowance, Mar. 11, 2014. |
U.S. Appl. No. 13/790,225, Office Action—Allowance, Mar. 12, 2014. |
U.S. Appl. No. 13/781,727, Office Action—Allowance, May 12, 2014. |
U.S. Appl. 13/343,331, Office Action—Allowance, Nov. 8, 2013. |
U.S. Appl. No. 14/195,299, Shroff, M., et al., “Method of Making a Logic Transistor and a Non-Volatile Memory (NVM) Cell”, filed Mar. 3, 2014. |
Restriction Requirement mailed Jun. 11, 2015 for U.S. Appl. No. 14/228,672, 6 pages. |
U.S. Appl. No. 13/491,771, Office Action mailed Mar. 6, 2014. |
Chen, J.H., et al., “Nonvolatile Flash Memory Device Using Ge Nanocrystals Embedded in HfA10 High-k Tunneling and Control Oxides: Device Fabrication and Electrical Performance”, IEEE Transactions on Electron Devices, vol. 51, No. 11, Nov. 2004, pp. 1840-1848. |
Kang, T.K., et al., “Improved characteristics for Pd nanocrystal memory with stacked HfAlO—SiO2 tunnel layer”, Sciencedirect.com, Solid-State Electronics, vol. 61, Issue 1, Jul. 2011, pp. 100-105, http://wwww.sciencedirect.com/science/article/pii/50038110111000803. |
Krishnan, S., et al.., “A Manufacturable Dual Channel (Si and SiGe) High-K Metal Gate CMOS Technology with Multiple Oxides for High Performance and Low Power Applications”, IEEE, Feb. 2011 IEEE International Electron Devices Meeting (IEDM), 28.1.1-28.1.4, pp. 634-637. |
Lee, J.J., et al., “Theoretical and Experimental Investigation of Si Nanocrystal Memory Device with HfO2 High-K Tunneling Dielectric”, IEEE Transactions on Electron Devices, vol. 50, No. 10, Oct. 2003, pp. 2067-2072. |
Liu, Z., et al., “Metal Nanocrystal Memories—Part I: Device Design and Fabrication”, IEEE Transactions on Electron Devices, vol. 49, No. 9, Sep. 2002, pp. 1606-1613. |
Mao, P., et al., “Nonvolatile memory devices with high density ruthenium nanocrystals”, Applied Physics Letters, vol. 93, Issue 24, Electronic Transport and Semiconductors, 2006. |
Mao, P., et al., “Nonvolatile Memory Characteristics with Embedded high Density Ruthenium Nanocrystals”, http://iopscience.iop.org/0256-307X/26/5/056104, Chinese Physics Letters, vol. 26, No. 5, 2009. |
Pei, Y., et al., “MOSFET nonvolatile Memory with High-Density Cobalt-Nanodots Floating Gate and HfO2 High-k Blocking Dielectric”, IEEE Transactions of Nanotechnology, vol. 10, No. 3, May 2011, pp. 528-531. |
Wang, X.P., et al., Dual Metal Gates with Band-Edge Work Functions on Novel HfLaO High-K Gate Dielectric, IEEE, Symposium on VLSI Technology Digest of Technical Papers, 2006. |
U.S. Appl. No. 13/402,426, Office Action—Allowance—May 3, 2013. |
U.S. Appl. No. 13/789,971, Office Action—Allowance—May 15, 2013. |
U.S. Appl. No. 13/491,771, Office Action—Rejection, Sep. 9, 2013. |
U.S. Appl. No. 13/442,142, Office Action—Ex Parte Quayle, Apr. 4, 2013. |
U.S. Appl. No. 13/442,142, Office Action—Allowance, Aug. 2, 2013. |
U.S. Appl. No. 13/907,491, Office Action—Rejection, Sep. 3, 2013. |
U.S. Appl. No. 12/915,726, Office Action—Restriction, Jul. 31, 2012. |
U.S. Appl. No. 12/915,726, Office Action—Allowance, Dec. 10, 2012. |
U.S. Appl. No. 13/781,727, Office Action—Rejection, Aug. 22, 2013. |
U.S. Appl. No. 13/077,491, Office Action—Rejection, Aug. 15, 2012. |
U.S. Appl. No. 13/077,491, Office Action—Rejection, Feb. 6, 2013. |
U.S. Appl. No. 13/077,491, Office Action—Allowance, Jun. 18, 2013. |
U.S. Appl. No. 13/077,501, Office Action—Allowance, Nov. 26, 2012. |
U.S. Appl. No. 13/313,179, Office Action—Rejection, Aug. 15, 2013. |
U.S. Appl. No. 13/307,719, Office Action—Allowance, May 29, 2013. |
U.S. Appl. No. 13/343,331, Office Action—Rejection, Mar. 13, 2013. |
U.S. Appl. No. 13/343,331, Office Action—Allowance, Jun. 24, 2013. |
U.S. Appl. No. 13/441,426, Office Action—Allowance, Sep. 9, 2013. |
U.S. Appl. No. 13/780,574, Office Action—Allowance, Sep. 6, 2013. |
U.S. Appl. No. 13/491,760, Office Action—Allowance, Jul. 1, 2013. |
U.S. Appl. No. 13/491,771, Hall, M., et al., “Integrating Formation of a Replacement Gate Transistor and a Non-Volatile Memory Cell Using a High-K Dielectric”, filed Jun. 8, 2012. |
U.S. Appl. No. 13/790,225, Hall, M., et al., “Integrating Formation of a Replacement Gate Transistor and a non-Volatile Memory Cell Having Thin Film Storage”, filed Mar. 8, 2013. |
U.S. Appl. No. 13/790,014, Hall, M., et al., “Integrating Formation of a Logic Transistor and a None-Volatile Memory Cell Using a Partial Replacement Gate Technique”, filed Mar. 8, 2013. |
U.S. Appl. No. 13/955,665, Perera, A.H., “Non-Volatile Memory (NVM) and High K and Metal Gate Integration Using Gate First Methodology”, filed Jul. 31, 2013. |
U.S. Appl. No. 14/041,591, Perera, A.H., “Non-Volatile Memory (NVM) and High K and Metal Gate Integration Using Gate Last Methodology”, filed Sep. 30, 2013. |
U.S. Appl. No. 13/971,987, Perera, A.H., et al., “Integrated Split Gate Non-Volatile Memory Cell and Logic Structure”, filed Aug. 21, 2013. |
U.S. Appl. No. 13/972,372, Perera, A.H., et al., “Integrated Split Gate Non-Volatile Memory Cell and Logic Device”, filed Aug. 21, 2013. |
U.S. Appl. No. 14/041,647, Perera, A.H., et al., “Non-Volatile Memory (NVM) and High-K and Metal Gate Integration Using Gate-First”, filed Sep. 30, 2013. |
U.S. Appl. No. 14/041,662, Perera, A. H., et al., “Non-Volatile Memory (NVM) and High-K and Metal Gate Integration Using Gate-Last Methodology”, filed Sep. 30, 2013. |
U.S. Appl. No. 13/962,338, Perera, A.H., “Nonvolatile Memory Bitcell With Inlaid High K Metal Select Gate”, filed Aug. 8, 2013. |
U.S. Appl. No. 13/973,433, Perera, A.H., et al., “Method to Form a Polysilicon Nanocrystal Thin Film Storage Bitcell Within a High K Metal Gate Platform Technology Using a Gate Last Process to Form Transistor Gates”, filed Aug. 22, 2013. |
U.S. Appl. No. 13/928,666, Hong, C. M., et al., “Non-Volatile Memory (NVM) and High Voltage Transistor Integration”, filed Jun. 27, 2013. |
U.S. Appl. No. 14/023,440, Baker, F.K., Jr., et al., “Non-Volatile Memory (NVM) Cell and High-K and Metal Gate Transistor Integration”, filed Sep. 10, 2013. |
U.S. Appl. No. 13/969,180, Perera, A.H., et al., “Non-Volatile Memory (NVM) Cell, High Voltage Transistor, and High-K and Metal Gate Transistor Integration”, filed Aug. 16, 2013. |
U.S. Appl. No. 13/973,549, Hong, C.M., et al., “Split-Gate non-Volatile Memory (NVM) Cell and Device Structure Integration”, filed Aug. 22, 2013. |
U.S. Appl. No. 13/780,591, Hall, M.D., et al., “Non-Volatile Memory (NVM) and Logic Integration”, filed Feb. 28, 2013. |
U.S. Appl. No. 13/491,760, Shroff, M.D., et al., “Integrating Formation of a Replacement Gate Transistor and a Non-Volatile Memory Cell Using an Interlayer Dielectric”, filed Jun. 8, 2012. |
U.S. Appl. No. 13/661,157, Shroff, M.D., et al., “Method of Making a Logic Transistor and a Non-Volatile Memory (NVM) Cell”, filed Oct. 26, 2012. |
U.S. Appl. No. 13/781,727, Office Action—Restriction, Jun. 21, 2013. |
U.S. Appl. No. 13/780,591, Office Action—Allowance, Nov. 22, 2013. |
U.S. Appl. No. 14/228,672, filed Mar. 28, 2014, entitled “Method for Forming a Split-Gate Device”. |
Number | Date | Country | |
---|---|---|---|
20150279854 A1 | Oct 2015 | US |