Claims
- 1. A method for fabricating a multi-level memory array comprising, for each of at least two adjacent levels, the steps of:
depositing at least one metal layer; forming at least one layer of a first conductivity type organic polymer for both even-numbered levels and odd-numbered levels; masking and etching the polymer and metal layers to define a plurality of parallel, spaced-apart rail-stacks running in a first direction for even-numbered levels and running in a second direction for odd-numbered levels; filling the space between the rail-stacks with a dielectric material; planarizing the polymer layer and the dielectric material to form a planarized surface, and forming a polymer layer having a variable resistance on the planarized surface.
- 2. A method for fabricating a multi-level memory array comprising, for each of at least two adjacent levels, the steps of:
depositing at least one metal layer; forming at least one layer of silicon on the metal layer where the silicon is doped with a first conductivity type dopant for both even-numbered levels and odd-numbered levels; masking and etching the silicon and metal layers to define a plurality of parallel, spaced-apart rail-stacks running in a first direction for even-numbered levels and running in a second direction for odd-numbered levels; filling the space between the rail-stacks with a dielectric material; planarizing the silicon layer and the dielectric material to form a planarized surface, and forming a layer of material for an antifuse on the planarized surface.
- 3. The method defined by claim 2 wherein the layer of antifuse material comprises a dielectric.
- 4. The method defined by claim 2 wherein the layer of antifuse material comprises undoped silicon.
- 5. The method defined by claim 2 wherein the step of forming the layer of antifuse material comprises a blanket deposition step.
- 6. The method defined by claim 2 wherein the layer of antifuse material is grown on the rail-stacks.
- 7. The method defined by claim 3 wherein the silicon layer comprises a first layer heavily doped with an n-type dopant and a second layer more lightly doped with the n-type dopant.
- 8. The method defined by claim 3 wherein the silicon layer is a heavily doped layer.
- 9. The method defined by claim 8 wherein the antifuse layer has a thickness in a range of about 5 Å to about 200 Å and comprises silicon dioxide.
- 10. A method for fabricating a multi-level memory array comprising, for each of at least two adjacent levels, the steps of:
forming a metal layer; forming a first silicon layer heavily doped with a first conductivity type dopant on the metal layer, for both even-numbered levels and odd-numbered levels; forming a second silicon layer on the first silicon layer, the second silicon layer being more lightly doped than the first layer with the first conductivity type dopant, for both even-numbered levels and odd-numbered levels; forming a layer of an antifuse material on the second silicon layer; forming a third silicon layer on the layer of antifuse material heavily doped with a second conductivity type dopant, for both even-numbered levels and odd-numbered levels; defining spaced-apart rail-stacks from the conductive layer, first and second silicon layers, the layer of antifuse material and third silicon layer, said rail-stacks running in a first direction for even-numbered levels and running in a second direction for odd-numbered levels; filling space between the rail-stacks with a dielectric, and planarizing the upper surface of the dielectric fill and the third silicon layer.
- 11. The method defined by claim 10 including additionally etching through the third silicon layer of the rail-stacks within a particular level in alignment with rail-stacks within a level above the particular level.
- 12. The method defined by claim 10 wherein the layer of antifuse material is a deposited dielectric.
- 13. A method for fabricating a multi-level memory array comprising, for each of at least two adjacent levels, the steps of:
forming a first silicon layer lightly doped with a first conductivity type dopant, for both even-numbered levels and odd-numbered levels; forming a second silicon layer on the first silicon layer, the second silicon layer being more heavily doped than the first layer with the first conductivity type dopant, for both even-numbered levels and odd-numbered levels; depositing a conductive layer on the second silicon layer; forming a third silicon layer heavily doped with a second conductivity type dopant on the conductive layer, for both even-numbered levels and odd-numbered levels; defining parallel spaced-apart rail-stacks from the first and second silicon layers, the conductive layer, and the third silicon layer, said rail-stacks running in a first direction for even-numbered levels and running in a second direction for odd-numbered levels; filling space between the rail-stacks with a dielectric, and planarizing the upper surface of the dielectric fill and the third silicon layer; and forming a layer of an antifuse material on the planarized surface.
- 14. The method defined by claim 13 wherein the conductive layer is approximately 1000-4000 Å thick.
- 15. The method defined by claim 13 wherein the first silicon layer is approximately 1000-4000 Å thick.
- 16. The method defined by claim 13 wherein the second silicon layer is approximately 300-3000 Å thick.
- 17. The method defined by claim 13 wherein the third silicon layer is approximately 300-2000 Å thick after planarization.
- 18. The method defined by claim 13 wherein the antifuse layer is a silicon dioxide layer approximately 5-200 Å thick.
- 19. The method defined by claim 13 wherein the antifuse layer is a grown silicon dioxide layer grown from the third silicon layer.
- 20. The method defined by claim 13 wherein the antifuse layer is a silicon nitide layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of Prior application Ser. No. 09/897,705, filed Jun. 29, 2001, the entirety of which is incorporated herein by reference, which is a continuation-in-part of U.S. application Ser. No. 09/814,727, filed Mar. 21, 2001, which is a continuation-in-part of U.S. application Ser. No. 09/560,626, filed Apr. 28, 2000; which Prior Application also claims the benefit of the following U.S. provisional applications, each of which was filed on Mar. 21, 2001: U.S. Provisional Application No. 60/277,794; U.S. Provisional Application No. 60/277,815; and U.S. Provisional Application No. 60/277,738. Each of the above-referenced applications is hereby incorporated by reference.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60277794 |
Mar 2001 |
US |
|
60277815 |
Mar 2001 |
US |
|
60277738 |
Mar 2001 |
US |
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09897705 |
Jun 2001 |
US |
| Child |
10253076 |
Sep 2002 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
| Parent |
09814727 |
Mar 2001 |
US |
| Child |
09897705 |
Jun 2001 |
US |
| Parent |
09560626 |
Apr 2000 |
US |
| Child |
09814727 |
Mar 2001 |
US |