The present invention relates to a method for manufacturing a semiconductor device suitable for a dual damascene method.
With the recent progress of highly integrated design of a semiconductor integrated circuit, density of a wiring pattern has increased, and a wiring has become longer. Al was conventionally used for a wiring material; however, wiring delay has come up as a problem with the miniaturization of the wiring pattern. Recently, Cu is mainly used as a wiring material in order to solve the problem. However, it is difficult to transfer a wiring pattern on Cu itself unlike Al. Therefore, when a Cu wiring is formed, a damascene method for transferring a wiring trench pattern on an interlayer insulating film and for forming the wiring pattern thereon by embedding Cu is effective. Furthermore, the damascene method is classified into a single damascene method for separately forming Cu in a trench and Cu in a via, and a dual damascene method for simultaneously forming a trench and a via.
However, in a conventional damascene method, either of a single damascene method and a dual damascene method, sometimes sufficient yield is not obtained under the influence of particles generated in the process.
Patent Document 1
Japanese Patent Application Laid-open No. Hei 6-3 14679
Patent Document 2
Japanese Patent Application Laid-open No. 2001-44 167
Patent Document 3
Japanese Patent Application Laid-open No. Hei 3-6 8141
It is an object of the present invention to provide a method for manufacturing a semiconductor device which makes it possible to improve a patterning of a film to be processed and obtain a high yield.
Here, faults in the case of forming a silicon nitride film 102 on an interlayer insulating film 101 such as an organic low dielectric constant film, and forming an opening in an area 104 of the interlayer insulating film 101 with the silicon nitride film 102 as a mask, as shown in
In this state, when the silicon nitride film 102 is patterned with using a resist mask, particle 103 is not removed under the condition for etching the silicon nitride film 102, therefore, the particle 103 and the silicon nitride film 102 remain on the area 104 in which an opening is to be formed, as shown in
For this reason, even if the interlayer insulating film 101 is etched with the silicon nitride film 102 as a hard mask, the interlayer insulating film 101 remains in the area 104, as shown in
Consequently, sufficient yield is not obtained.
In a first method for manufacturing a semiconductor device according to the present invention, after forming a first mask film on a film to be processed, an oxide covering the first mask film is formed. A second mask film is formed on the oxide. A pattern is formed on the second mask film. Thereafter, a portion of the oxide exposed from the second mask film is removed. Subsequently, an opening is formed in the first mask film by patterning the first mask film with using the second mask film as a mask. The film to be processed is patterned in a state where the first mask film remains.
A second method for manufacturing a semiconductor device according to the present invention relates to a method of manufacturing a semiconductor device having a step of forming a wiring by a dual damascene method. According to the manufacturing method, after forming an interlayer insulating film on a conductive layer, a first hard mask is formed on the interlayer insulating film. A second hard mask is formed on the first hard mask. A third hard mask is formed on the second hard mask. Then, an oxide covering the third hard mask is formed. The oxide and the third hard mask are patterned with using a first resist mask on which a wiring trench pattern is formed. The first resist mask is removed. Then, a resin film is formed over an entire surface. Thereafter, the resin film is patterned with using a second resist mask on which a via hole pattern is formed. Subsequently, a portion of the oxide exposed from the resin film is removed. Then, the third hard mask, the second hard mask and the first hard mask are patterned with using the resin film as a mask. Next, a hole shallower than a thickness of the interlayer insulating film is formed in the interlayer insulating film by patterning the interlayer insulating film with using the second hard mask. Then, the second hard mask is patterned with using the third hard mask. Subsequently, the first hard mask is patterned with using the second hard mask. Thereafter, by patterning the interlayer insulating film with using second hard mask, the hole is made to reach a lower layer and thereby a via hole is formed, and simultaneously a wiring trench is formed in the interlayer insulating film. Then, wiring material is embedded in the via hole and the wiring trench.
Generally, the chemical characteristic of particles which comes flying on a semiconductor substrate while processing of a semiconductor device is similar to the characteristic of a silicon oxide. In the present invention, an oxide is formed so as to cover the film which has the problem of existence of such particles, and then, the oxide is removed. As a result, the particles are removed along with the oxide, and a film to be processed is patterned satisfactorily.
A method for manufacturing a semiconductor device according to each of embodiments of the present invention will be concretely described below with reference to the attached drawings.
(First Embodiment)
First, a first embodiment of the present invention is explained.
As shown in
A SiC film 4 is formed as a first hard mask on the organic low dielectric constant film 3, and further, an SiO2 film 5 is formed as a second hard mask (a film to be processed). The SiC film 4 and the SiO2 film 5 are, for example, 50 nm and 100 nm thick, respectively. Then, a silicon nitride film 6 is formed as a third hard mask (a first mask film) on the SiO2 film 5, for example, by a plasma CVD method. The silicon nitride film 6 is a film to be etched when a hard mask pattern of a wiring trench is formed. The silicon nitride film 6 is, for example, 50 nm thick. Then, by performing O2 plasma processing to the surface of the silicon nitride film 6, a silicon oxide film (an oxide layer) 7 is formed on the surface of the silicon nitride film 6. The oxide layer 7 is thinner than the SiO2 film 5 and is about 0.1 nm to 10 nm thick, for example.
Then, as shown in
Note that, materials of the first to the third hard mask are not particularly limited, and following inorganic materials can be used: silicon nitride, silicon dioxide, silicon carbide, amorphous hydrogenated silicon carbide, silicon carbide nitride, organ-silicate glass, silicon rich oxide, tetra-ethyl-ortho-silicate, phosphor-silicate, organic siloxane polymer, carbon doped silicate glass, hydrogen doped silicate glass, silsesquioxane glass, spin-on glass, fluorinated silicate glass, and the like.
Next, as shown in
Then, as shown in
Then, as shown in
Next, a via hole pattern is formed on the organic low dielectric constant film 3 or the like which is the interlayer insulating film. Here, a tri-level technology is adopted for the wiring trench pattern formed on the silicon nitride film 6.
Specifically, first, as shown in
Incidentally, as the photoresist, for example, a material exposed by a KrF laser (wavelength: 248 nm), a material exposed by an ArF laser (wavelength: 193 nm), a material exposed by an F2 laser (wavelength: 157 nm), a material exposed by an electron beam, and the like may be used.
Furthermore, for example, SOG materials such as organ-silicate glass, organic siloxane polymer, and the like can be used as ingredients of the SOG film 11, and, for example, an applied-type organic resin material can be used as an ingredient of the bottom resin film 10.
Next, as shown in
Subsequently, as shown in
Thereafter, as shown in
Subsequently, as shown in
Thereafter, as shown in
Then, the SiO2 film 5 is etched by using the silicon nitride film 6 exposed by removal of the bottom resin film 10 as a mask. Consequently, as shown in
Next, the SiC film 4 is etched by using the silicon nitride film 6 and the SiO2 film 5 as a mask. As a result, as shown in
Then, the organic low dielectric constant film 3 which is the interlayer insulating film is etched by using the SiO2 film 5 and the SiC film 4 as a mask, consequently, as shown in
Note that, in the process, since depth of the wiring trench is to be approximately 200 nm, if the depth of the hole is too shallow during the process shown in
Then, the SiC film 2 is etched by using the SiO2 film 5, the SiC film 4, and the organic low dielectric constant film 3 as a mask; consequently, the via hole 12 is made to reach the Cu wiring, as shown in
Subsequently, after a barrier metal (not shown) is formed in the via hole 12 and the wiring trench 13, Cu 15 is embedded in the via hole 13 and the wiring trench 12 as shown in
According to the first embodiment, since the oxide layer 7 covering the silicon nitride film 6 used as a part of hard mask is formed, the particles, which has come flying toward the silicon nitride film 6 in the process between exposing the oxide layer 7 and removing the oxide layer 7, all ride on the oxide layer 7. Therefore, the particles are removed along with the removal of the oxide layer 7. Especially, in the case of a plasma CVD method, although particles may ride on the silicon nitride film 6 when the silicon nitride film 6 is formed, such particles are removed along with the removal of the oxide layer 7 because the chemical characteristic of the particles resembles that of a silicon oxide. Accordingly, immediately after removing the oxide layer 7, no particle exists on the silicon nitride film 6. Since the silicon nitride film 6 is etched in this state, a desired pattern is formed on the silicon nitride film 6. Consequently, an excellent patterning of the organic low dielectric constant film 3, which is an interlayer insulating film, is obtained.
In the first embodiment, although the trench-first hard mask method is adopted, the via-first hard mask method may be adopted.
Here, a result of an experiment conducted by the present inventors is explained. In this experiment, with using hydrofluoric acid and ammonia-hydrogen peroxide as processing solvent for removing particles, the number of the existing particles before and after processing is investigated about two types of wafer structure. The results are shown in Table 1. The number of the particle existing after processing indicates the number after cleaning by the deionized water. Moreover, the processing time is for 30 seconds, and cleaning time is also for 30 seconds. As shown in Table 1, in each sample, the number of the particles decreased sharply.
(Second Embodiment)
Next, the second embodiment of the present invention will be described.
As shown in
Next, an organic low dielectric constant film 23 is formed as an interlayer insulating film (a film to be processed) on the SiC film 22. Subsequently, a silicon nitride film 26 is formed as a hard mask (a first mask film) on the organic low dielectric constant film 23, for example, by a plasma CVD method.
Thereafter, as shown in
Next, as shown in
Thereafter, as shown in
Next, as shown in
As shown in
According to the second embodiment, even if particles exist on the silicon nitride film 26, they are removed along with the oxide layer 27. Therefore, the organic low dielectric constant film 23 can be patterned excellently.
Note that, in either of the first and second embodiments, when the silicon oxide film (the oxide layer) is formed, not only plasma oxidization but also thermal oxidization may be performed, and a silicon oxide film covering the silicon nitride film may be formed, for example, by a CVD method.
Moreover, as a first mask film (a hard mask), other than a silicon nitride film, a silicon carbide (SiC) film, a silicon oxycarbide (SiOC) film, and fluorinated silicate glass (FSG) film, or the like may be used.
Furthermore, it is not necessary to use a low dielectric constant material as an interlayer insulating film. In addition, not only an organic interlayer dielectric but also an inorganic interlayer insulating film may be used.
As described above, according to the present invention, since films to be processed, such as an interlayer insulating film and a hard mask of a lower layer, can be certainly patterned to be a desired shape, the high yield can be obtained.
This application is a continuation of international application PCT/JP03/05506 filed on Apr. 30, 2003.
Number | Name | Date | Kind |
---|---|---|---|
6162583 | Yang et al. | Dec 2000 | A |
6383907 | Hasegawa et al. | May 2002 | B1 |
6479380 | Furusawa et al. | Nov 2002 | B2 |
6593246 | Hasegawa et al. | Jul 2003 | B1 |
6864152 | Mirbedini et al. | Mar 2005 | B1 |
7122900 | Takeda et al. | Oct 2006 | B2 |
20020009873 | Usami | Jan 2002 | A1 |
20020173160 | Keil et al. | Nov 2002 | A1 |
20030119307 | Bekiaris et al. | Jun 2003 | A1 |
20060166482 | Kanamura | Jul 2006 | A1 |
Number | Date | Country |
---|---|---|
6-314679 | Nov 1994 | JP |
2000-269192 | Sep 2000 | JP |
2001-237168 | Aug 2001 | JP |
2003-197738 | Jul 2003 | JP |
Number | Date | Country | |
---|---|---|---|
20050191852 A1 | Sep 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP03/05506 | Apr 2003 | US |
Child | 11094578 | US |