The present application relates to the field of integrated circuits equipped with components spread out on several levels, in particular superimposed transistors.
Such devices are generally qualified as 3-dimensional or “3D” integrated circuits.
Generally speaking, in the field of integrated circuits, it is continually sought to increase the density of transistors.
To do this, a solution consists in arranging the transistors on several levels of superimposed semi-conductor layers. Such circuits thus generally comprise at least two superimposed semi-conductor layers and separated from each other by an insulator layer.
Conductor elements passing through this insulator layer may be provided to connect together the different levels of transistors.
The production of upper level transistors may involve the implementation of one or more steps of heat treatment at high temperature, especially when an activation of dopants is carried out.
A high temperature heat treatment may lead to a degradation of the conductor material based on which the inter-level connection elements are formed.
The problem is thus posed of finding a novel method for producing a 3D integrated circuit which does not comprise the aforementioned drawbacks.
An embodiment of the present invention thus provides a method for producing one or more connection elements for integrated circuit including the steps consisting in:
the method further including, after producing the sacrificial elements, the steps consisting in:
The first transistor may belong to a first level of transistors.
Thus, according to this method, the step of formation of the inter-level connection elements is deferred in order to preserve the conductor material.
Advantageously, the removal of the sacrificial element(s) is carried out before the step of formation of the support. This can make it easier to remove these sacrificial elements. This can also make it possible to avoid subjecting these elements to a too considerable thermal budget.
After the formation of the support on the porous layer and prior to the filling of the first openings by the conductor material, at least one step of heat treatment at high temperature may be provided.
In this case, the conductor material of the inter-level connection elements is preserved from this step of heat treatment capable of degrading it. This heat treatment may be for example a step of laser annealing carried out to produce an activation of dopants.
The conductor material may in particular be based on copper, or tungsten, or cobalt, these materials being sensitive to considerable thermal budgets.
According to a possibility of implementation of the method, the sacrificial material may be a material selected in order to be able to be easily removed such as a polymer material.
The etching agent may be in the form of gas or plasma capable of reacting with the polymer material. Such an etching agent can penetrate through the porous layer while being able to be removed easily. An etching agent in the form of gas is capable of passing to and fro via the same path through the porous layer but not in the same chemical form.
According to a possibility of implementation of the method, after formation of the first openings and prior to the filling of the first openings by means of a sacrificial material, the steps may be carried out consisting in:
This encapsulation layer may serve as protective layer of the material of the porous layer. This encapsulation layer may also play the role of mechanical support.
According to a possibility of implementation of the method, in which the first openings are formed by etching through the holes of a hard mask, this hard mask may be at least partially conserved after etching. The hard mask may then also serve as protection of the material of the porous layer during the method.
According to a particular embodiment, it is possible to provide to replace the porous layer. Thus, after filling by means of the conductor material, the method may include the steps consisting in:
The replacement dielectric material may be advantageously a low-k type material.
Thus, connection elements are obtained passing through a dielectric material which has not undergone degradation or has undergone little degradation brought about by certain steps of the method.
According to an implementation possibility for which at least one of the first openings reveals a given region of the first transistor, the method may further include, after removal of the sacrificial material and prior to the filling by means of a conductor material: formation of a zone of alloy of metal and semi-conductor on the given region.
Thus it is possible to defer the silicidation of regions of the first transistor after having formed the second upper level transistor and potentially at the same time as the silicidation of the upper level transistor.
According to another aspect, the invention provides for a 3D integrated circuit formed by means of a method such as defined previously.
An embodiment of the present invention also provides for an integrated circuit including:
The present invention will be better understood on reading the description of embodiment examples given for purely illustrative purposes and in no way limiting, while referring to the appended drawings in which:
Identical, similar or equivalent parts of the different figures bear the same numerical references so as to make it easier to go from one figure to the next.
The different parts in the figures are not necessarily shown according to a uniform scale in order to make the figures more legible.
An example of method for producing connection elements for a 3-dimensional or “3D” integrated circuit device will now be given in conjunction with
The device may be produced from a substrate 1 of semi-conductor on insulator type, for example of SOI type (SOI for “Silicon on Insulator”), including a semi-conductor support layer 10, an insulator layer 11 lying on the support layer 10, and a superficial semi-conductor layer 12 in which channels of transistors T11 and transistor T12 are provided. The transistors T11 and T12 may be MOS transistors (MOS for Metal Oxide Semi-conductor) produced for example according to a technology of FDSOI (Fully Depleted Silicon On Insulator) type. In this example, the transistors T11 and transistor T12 belong to a first level N1 of a stack of electronic components spread out over 3 dimensions.
The transistors T11, T12 formed on the substrate 1 comprise a source region 13, a drain region 14, as well as a channel region 16, connecting the source region 13 and the drain region 14, a gate dielectric 17 and a gate 18 on the zone 17 of gate dielectric. Insulator spacers 19 are also produced on either side of the gate 18.
In this embodiment example, regions of transistors T11, T12, in particular source, drain and gate regions, are surmounted respectively by zones 23 of alloy of metal and semi-conductor commonly called silicidation zones to form contacts.
The transistors T11, T12 are covered with at least one layer 33 of dielectric material, for example at least one layer of SiO2, which can then be planarized for example by chemical mechanical planarization (CMP).
The first holes 41, 42, 43, 44, 48 are then produced in the dielectric layer 33 which are intended to receive pads making it possible to produce contact points on the transistors T11, T12 (
A filling of the first holes 41, 42, 43, 44, 48 is then carried out by means of a sacrificial material 51, intended to be removed later (
Then, at least one porous layer 60 is formed on the dielectric layer 33 (
The porous layer 60 may be formed of a stack including a layer 61 based on a first porous material such as for example SiCN of thickness for example of the order of 20 nm and a layer 62 based on a second porous material, in particular a material of “ultra low-k” type such as for example SiOC of thickness for example of the order of 140 nm.
Then, one or more second holes 63, 64, 65, 66 are produced in this porous layer 60. The second holes 63, 64, 65, 66 communicate respectively with one or more of the first holes 41, 42, 43, 44, 48 filled with sacrificial material 51.
The second holes 63, 64, 65, 66 may be produced by etching of the porous layer 60 through a hard mask 70. This hard mask 70 may be formed of a stack including a layer 71 for example based on TEOS (tetraethyl orthosilicate) surmounted by another layer 72 for example based on TiN of the order of 15 nm (
The second holes 63, 64, 65, 66 are then filled with a sacrificial material, advantageously the same sacrificial material 51 as that filling the first holes 41, 42, 43, 44, 48 (
In a variant of the steps described in conjunction with
It is then possible to reiterate one or more times a sequencing of steps such as described previously and consisting in forming a porous layer 60 and a hard mask 70 on this porous layer 60, then forming holes in the porous layer 60 and filling these holes by means of a sacrificial material 51.
It is thus possible to obtain a structure such as illustrated in
An additional sacrificial porous layer 60′ may then be formed, so as to cover the elements 69 based on sacrificial material 51 and the other porous layers 60.
A removal is then carried out of the sacrificial elements 69 using an etching agent 80 capable of being introduced through the porous layer(s) 60′, 60 (
The set of first holes 41, 42, 43, 44, 48 and second holes 63, 64, 65, 66 emptied of sacrificial material form openings 68 through the porous layer(s) 60, 60′ and extending in this example up to the contact zones 23 of the transistors T11, T12 (
The stack of porous layers 60, 60′ may be then covered with another layer, for example a layer 91 of dielectric material such as SiO2, intended to serve as bonding layer to produce an assembly with a support.
Onto this layer 91 of dielectric material is then transferred, for example by molecular bonding, a support including a semi-conductor layer 112 (
Then, at least one transistor T21 of a second level N2 of the 3D stack is formed from the semi-conductor layer 112. The transistor T21 produced has a channel region which extends into the semi-conductor layer 112, source and drain regions which may be at least partially formed in the semi-conductor layer 112, as well as a gate dielectric and a gate formed on the channel region.
The formation of the transistor T21 may include a step of activation of dopants by means of at least one thermal annealing, in particular at high temperature. High temperature is here taken to mean a temperature above 500° C. This thermal annealing may be carried out by means of a laser L for example at a localised temperature of the order of 1200° C., which makes it possible to implement a very localised annealing (
During such a step, the porous layers 60, 60′ may advantageously play the role of thermal insulator and thereby limit the diffusion of heat towards the transistors T11, T12 of lower level N1.
Then, a passivation insulator layer 121 is formed, for example based on SiO2 on the transistor T21 of the second level N2.
Openings 133, 134, 135, 136 are then made in this insulator layer 121.
Certain openings 133, 136 pass through the insulator layer 111 of the support 100 and emerge on the openings 68 made in the stack of porous layers 60, whereas other openings 134, 135, may emerge on regions of the transistor T21, for example respectively on gate region, source region and drain region (
The openings 133, 134, 135, 136 are then filled with conductor material 141 (
The sizes of the openings 133 and 136 are determined by those skilled in the art in order to be able to be filled, potentially integrally. It is also possible to deposit, prior to filling by the material 141 in the openings, a diffusion barrier based for example on Ta/TaN.
Connection elements 150 are thereby produced between superimposed levels N1 and N2 of a 3D circuit without having subjected these connection elements 150 to a too high thermal budget and capable of deteriorating the interconnection structure and in particular the conductor material 141 based on which this structure is formed.
A variant of the example of method which has been described provides, after the step described in conjunction with
Another variant, which may be combined with the preceding variant, provides for, after having made the holes 63, 64, 65, 66 in the porous layer 60, forming an encapsulation layer 81 lining the bottom and the side walls of the holes 63, 64, 65, 66 (
Then a removal of the encapsulation layer 81 at the bottom of the holes 63, 64, 65, 66 is carried out, the encapsulation layer being conserved at the level of the side walls of the holes 63, 64, 65, 66 (
The holes 63, 64, 65, 66 are then filled by the sacrificial material 51 (
It is then possible to reiterate the sequence of steps described previously in conjunction with
The set of protective layer(s) 71 and encapsulation layer(s) 81 can also make it possible to assure the cohesion of the stack of porous layers 60 especially during steps of heat treatment and/or during the removal of the sacrificial material 51 and/or during a potential step of replacement of the porous material.
According to an embodiment variant (
To do so, at least one access well 155 is produced passing through the insulator layer 121, and which reveals the porous layer 60 or the stack of porous layers 60 (
Then the porous material(s) are removed by etching through the access well 155 (
Then, the porous material(s) are replaced by a dielectric material 160 which may itself be porous. The replacement dielectric material 160 may be for example SiO2 or for example of “low-k” type such as SiCBN, or SiOCH, or BN or “ultra low-k” type such as SiOC (
This variant makes it possible to have in the end a dielectric material 160 between the levels N1 and N2 of the integrated circuit which has not undergone transformation and has not been degraded by the steps of the method described previously.
According to another implementation variant of one or the other of the examples of methods for producing inter-level connection elements described previously, a sacrificial material 51 and a replacement of this sacrificial material is provided on certain localised regions of the stack situated between the levels N1 and N2 of the 3D stack of components. Localised regions of the stack intended to comprise a material sensitive to certain thermal treatments, for example such as copper, are here targeted.
Thus, according to an example of embodiment of this variant illustrated in
This sacrificial material 51 is then replaced by a conductor material 141 such as copper, less resistant than the metallic material 53 to considerable thermal budgets (
Another embodiment variant (
In this case, after having formed the openings 133, 134, 135, 136 (
Number | Date | Country | Kind |
---|---|---|---|
14 60102 | Oct 2014 | FR | national |
Number | Name | Date | Kind |
---|---|---|---|
5461003 | Havemann et al. | Oct 1995 | A |
7804134 | Coronel et al. | Sep 2010 | B2 |
20040266169 | Sakata | Dec 2004 | A1 |
20050110145 | Elers | May 2005 | A1 |
20070181957 | Kim et al. | Aug 2007 | A1 |
20090294984 | Zhu | Dec 2009 | A1 |
20100013049 | Tanaka et al. | Jan 2010 | A1 |
20130330471 | Dellea et al. | Dec 2013 | A1 |
20140147583 | Dellea et al. | May 2014 | A1 |
20140158334 | Dellea et al. | Jun 2014 | A1 |
20140356528 | Dellea et al. | Dec 2014 | A1 |
20140374930 | Dellea et al. | Dec 2014 | A1 |
20150010693 | Dellea et al. | Jan 2015 | A1 |
20150044809 | Dellea et al. | Feb 2015 | A1 |
20150084480 | Savelli et al. | Mar 2015 | A1 |
20150115769 | Savelli et al. | Apr 2015 | A1 |
20150217328 | Dellea et al. | Aug 2015 | A1 |
Number | Date | Country |
---|---|---|
2 073 619 | Aug 2011 | EP |
3 002 688 | Aug 2014 | FR |
Entry |
---|
French Preliminary Search Report issued Jul. 17, 2015 in French Application 14 60102, filed on Oct. 21, 2014 (with English Translation of Categories of Cited Documents). |
Peiwen Zheng et al. “A Surprise from 1954: Siloxane Equilibration is a Simple, Robust, and Obvious Polymer Self-Healing Mechanism”, Journal of the American Chemical Society, vol. 134, 2012, 4 pages. |
Jean-Charles Eloi et al. “Metallopolymers with Emerging Applications”, Materials Today, vol. 11, No. 4, Apr. 2008, 9 pages. |
C.P.S. Hsu et al. “Cleaning Options for Copper/Ultralow-k Structures”, Semiconductor International, Dec. 2005, 4 pages. |
Katherine Bourzac “First Self-Healing Coatings: A Paint Additive will Protect Cars, Bridges, and Ships from Corrosion”, Business News, Dec. 12, 2008, 2 pages. |
Dong Yang Wu et al. “Self-Healing Polymeric Materials: A Review of Recent Developments”, Progress in Polymer Science, vol. 33, 2008, 44 pages. |
H. G. Craighead et al. “Metal Deposition by Electron Beam Exposure of an Organometallic Film”, Applied Physics Letters, vol. 48, 1986, 4 pages. |
Number | Date | Country | |
---|---|---|---|
20160111330 A1 | Apr 2016 | US |