Method of encapsulating packaged microelectronic devices with a barrier

Abstract
Methods and apparatuses for encapsulating a microelectronic die or other components in the fabrication of packaged microelectronic devices. In one aspect of the invention, a packaged microelectronic device assembly includes a microelectronic die, a substrate attached to the die, a protective casing covering a portion of the substrate, and a barrier projecting away from the surface of the substrate. The microelectronic die can have an integrated circuit and a plurality of bond-pads operatively coupled to the integrated circuit. The substrate can have a cap-zone defined by an area that is to be covered by the protective casing, a plurality of contact elements arranged in the cap-zone, a plurality of ball-pads arranged in a ball-pad array outside of the cap-zone, and a plurality of conductive lines coupling the contact elements to the ball-pads. The contact elements are electrically coupled to corresponding bond-pads on the microelectronic die, and the protective casing covers the cap-zone. The barrier on the surface of the substrate is configured so that at least a portion of the barrier is outside of the cap-zone and adjacent to at least a portion of the molded section. The barrier is a seal that inhibits the thermosetting material of the protective casing from covering a portion of the substrate outside of the cap-zone. As such, the barrier prevents thermosetting material from leaking between the substrate and a mold outside of the cap-zone during a molding process.
Description
TECHNICAL FIELD

The present invention relates to packaging microelectronic devices having a microelectronic die including an integrated circuit. More particularly, several aspects of the invention are related to an interconnecting unit for operatively coupling the microelectronic die to voltage sources, signal sources, and other input/output sources.


BACKGROUND

Microelectronic devices, such as memory devices and microprocessors, typically include a microelectronic die encased in a protective covering. The die can include memory cells, processor circuits, interconnecting circuitry and/or other functional features. The die also typically includes an array of very small bond-pads electrically coupled to the functional features. When the die is packaged, the bond-pads are coupled to leads, solder ball-pads or other types of terminals for operatively coupling the microelectronic dies to buses, circuits and/or other microelectronic devices.


Several different techniques have been developed for packaging microelectronic dies. The dies, for example, can be incorporated into individual packages, mounted with other components in hybrid or multiple chip modules, or connected directly to a printed circuit board or other types of substrates. When a die is incorporated into an individual package, the bond-pads on the die are typically coupled to a lead frame, and the die is covered or otherwise sealed from the environment. When the die is attached directly to a printed circuit board or another type of substrate, the bond-pads on the die are typically coupled to corresponding contact elements on the substrate using wire-bond lines, ball grid arrays and other techniques. The dies that are mounted directly to the substrates are generally Chip Scale Package devices (CSP) or Flip Chip Bare Die devices (Flip-Chip).


CSP and Flip-Chip devices generally have one or more protective casings that encapsulate the dies and any exposed contact elements, bond-pads or wire-bond lines. The protective casings should shield the die and the other components on the substrate from environmental factors (e.g., moisture), electrical interference, and mechanical shocks. The protective casings are accordingly robust elements that protect the sensitive components of a microelectronic device. The protective casings are generally composed of plastics, ceramics, or thermosetting materials.


One conventional technique for fabricating the protective casings involves placing the die in a cavity of a mold, and then injecting a thermosetting material into the cavity. The thermosetting material flows over the die on one side of the substrate until it fills the cavity, and then the thermosetting material is cured so that it hardens into a suitable protective casing for protecting the die. The protective casing should not have any voids over the die because contaminants from the molding process or environmental factors outside of the mold could damage the die. The thermosetting material, moreover, should not cover a ball-pad array on the substrate or damage any electrical connections between the die and the substrate. Therefore, the thermosetting material should be molded in a manner that avoids (a) producing voids in the protective casing, (b) covering certain portions of the substrate, and (c) displacing or otherwise damaging any wire-bond lines or solder joints between the die and the substrate.


One drawback of forming protective casings is that the thermosetting material may leak between the substrate and a mold assembly as the thermosetting material fills the mold. The thermosetting material generally leaks because the substrates can have small surface asperities and/or be warped. Such leaking of the thermosetting material can cover ball-pad arrays and/or adhere to the mold. When the thermosetting material covers a portion of the ball-pad array, the packaged device is typically rejected because it cannot be electrically coupled to a module. Additionally, the molds must be cleaned periodically to remove the thermosetting material that adheres to the mold. Cleaning the molds, however, is difficult because they operate at approximately 180° C., and thus they are difficult to handle and they must also be reheated after they have been cleaned. The down time for cleaning a mold can be approximately 15% of the available operating time for a molding machine. Therefore, it would be desirable to prevent the thermosetting material from leaking between the substrate and the mold.


One technique that addresses the leakage between the substrate and the mold is to cover the inside of the mold with a thin plastic film. This technique, however, is time consuming because the mold must generally be cooled to a temperature at which it can be handled, and it is difficult to attach the plastic film to the mold without creating wrinkles in the plastic film. Moreover, if the plastic film has wrinkles, the resulting protective casings may have surface asperities that are either unsightly or impair the performance of the protective casing. Therefore, covering the inside of a mold with a thin plastic film is not a good solution for preventing the thermosetting material from leaking between the substrate and the mold.


SUMMARY

The present invention is directed toward methods and apparatuses for encapsulating a microelectronic die or other components in the fabrication of packaged microelectronic devices. In one aspect of the invention, a packaged microelectronic device assembly includes a microelectronic die, a substrate attached to the die, a protective casing covering a portion of the substrate, and a barrier projecting away from the surface of the substrate. The microelectronic die can have an integrated circuit and a plurality of bond-pads operatively coupled to the integrated circuit. The substrate can have a cap-zone defined by the area covered by the protective casing, a plurality of contact elements arranged in the cap-zone, a plurality of ball-pads arranged in a ball-pad array outside of the cap-zone, and a plurality of conductive lines coupling the contact elements to corresponding ball-pads. The barrier is configured so that at least a portion of the barrier is outside of the cap-zone and adjacent to at least a portion of the molded section. The barrier, for example, can be a thin tape applied to the substrate, a polymeric coating covering the substrate, another type of thin film disposed on the substrate, or a ridge formed from the substrate itself. The barrier can have an opening with an edge that borders the cap-zone so that the area of the cap-zone is not covered by the barrier. In operation, the barrier inhibits the thermosetting material from covering a portion of the substrate outside of the cap-zone. As such, the barrier prevents or at least inhibits the thermosetting material from leaking between the substrate and a mold outside of the cap-zone during a molding process.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1A is top cut-away isometric view of a microelectronic device before being packaged in accordance with one embodiment of the invention.



FIG. 1B is a bottom isometric view of the microelectronic device of FIG. 1A.



FIG. 2A is a side cross-sectional view of the microelectronic device of FIG. 1A being packaged in accordance with an embodiment of the invention.



FIG. 2B is a front cross-sectional view of the microelectronic device of FIG. 2A being packaged in accordance with an embodiment of the invention.



FIG. 3 is a top isometric view of a packaged microelectronic device in accordance with an embodiment of the invention.



FIG. 4 is a top isometric view of a microelectronic device before being packaged in accordance with another embodiment of the invention.



FIG. 5A is a top isometric view of a packaged microelectronic device in accordance with another embodiment of the invention.



FIG. 5B is a bottom isometric view of the packaged microelectronic device of FIG. 5A.



FIG. 6 is a top isometric view of a microelectronic device before being packaged in accordance with yet another embodiment of the invention.





DETAILED DESCRIPTION

The following disclosure is directed toward packaged microelectronic devices, interconnecting units for packaged microelectronic devices, and methods for encapsulating a microelectronic die, wire-bond lines or other components of a microelectronic device. Several embodiments of the invention are described with respect to memory devices, but the methods and apparatuses are also applicable to microprocessors and other types of devices. One skilled in the art will accordingly understand that the present invention may have additional embodiments, or that the invention may be practiced without several of the details described below.



FIG. 1A is a top cutaway isometric view of a microelectronic device 10 in accordance with one embodiment of the invention before it has been encapsulated. The microelectronic device 10 can include a substrate 20 and a microelectronic die 40 attached to the substrate 20 by an adhesive 60. The microelectronic device 10 shown in FIG. 1 illustrates the substrate 20 and the die 40 before forming protective casings that encapsulate the die 40 and portions of the substrate 20. The following description is directed toward encapsulating a microelectronic die on a flexible substrate, but it is expected that several embodiments of methods and apparatuses in accordance with the present invention may be used to encapsulate a large variety of electrical and/or non-electrical articles. Therefore, the following description with respect to encapsulating the microelectronic die 20 shown in FIGS. 1A-6 is for the purpose of illustration only and it is not intended to limit the scope of the invention.


The embodiment of the substrate 20 shown in FIG. 1A can have a first end 21, a second end 22 opposite the first end 21, a first surface 23, and a second surface 24 opposite the first surface 23. The substrate 20 can also include an elongated slot 25 between the first and second surfaces 23 and 24 that extends lengthwise along a medial portion of the substrate 20. Additionally, an aperture 26 through the substrate 20 can be located at a secondary gate location that is generally proximate to the second end 22 of the substrate 20. The substrate 20 is one component of an interconnecting unit that provides a plurality of interconnects, such as an array of ball-pads, for coupling very small bond-pads on the microelectronic die 40 to voltage sources, signal sources, and/or other input and output sources. The interconnects can be electrical components or optical components that transmit a signal. In the embodiment shown in FIG. 1A, the substrate 20 includes a plurality of interconnects defined by an array of ball-pads 27, an array of contact elements 28 proximate to the slot 25, and a trace 29 or other type of conductive line between each ball-pad 27 and a corresponding contact element 28. The substrate 20 can be a flexible material or a substantially rigid material, and the traces 29 can be conductive lines that are printed on the substrate in a manner similar to printed circuit boards.


The embodiment of the microelectronic die 40 shown in FIG. 1A includes a first side 41 attached to the second surface 24 of the substrate 20 by the adhesive 60. The microelectronic die 40 can also include a plurality of small bond-pads 42 and an integrated circuit 44 (shown schematically) coupled to the bond-pads 42. The bond-pads 42 are arranged in an array along the first side 41 of the microelectronic die 40 so that the bond-pads 42 are aligned with or otherwise accessible through the slot 25 in the substrate 20. A plurality of wire-bond lines 50 or other types of connectors couple the bond-pads 42 on the die 40 to corresponding contact elements 28 on the substrate 20. As such, the substrate 20 distributes the very small bond-pads 42 to the larger array of ball-pads 27. Referring to FIG. 1B, the die 40 can project away from the second surface 24 of the substrate 20.


Referring again to FIG. 1A, the contact elements 28, the bond-pads 42, and the connectors 50 are arranged in a cap-zone defined by an area that is to be encapsulated by a protective casing. In the embodiment shown in FIG. 1A, the microelectronic device 10 has a first cap-zone over the first surface 23 of the substrate 20 shown by an area A×B. The cap-zone can have a different configuration for a different type of microelectronic device. In other embodiments, for example, the cap-zone can be around the die 40 over the second surface 24 of the substrate.


The microelectronic device 10 shown in FIG. 1A can also include a barrier 30 disposed on the substrate 20. The barrier 30 is another component of the inter-connecting unit along with the substrate 20. In this embodiment, the barrier 30 has an opening 32 surrounding the cap-zone A×B on the substrate 20. The opening 32 in the barrier 30 can be adjacent to the border of the cap-zone A×B to completely surround the cap-zone A×B. The barrier 30 can accordingly cover the ball-pads 27 on the substrate, but the contact elements 28, the bond-pads 42, and the wire-bond lines 50 are exposed through the opening 32 of the barrier 30. In other applications, only a portion of the barrier 30 is adjacent to only a portion of the cap-zone. The barrier 30, for example, could be adjacent to the elongated sides of the cap-zone along the contact elements 28 and the end of the cap-zone at the aperture 26, but the barrier 30 may not cover the area at the first end 21 of the first surface 23 of the substrate 20. The barrier 30 is accordingly disposed on the substrate 20 outside of the cap-zone A×B so that at least a portion of the barrier 30 is adjacent to at least a portion of the cap-zone A×B. As explained in more detail below, the barrier 30 acts as a gasket that inhibits or prevents a thermosetting material from leaking outside of the cap-zone between the substrate 20 and a mold assembly.


The barrier 30 is applied to or otherwise formed on the substrate 20 before molding a protective casing over the cap-zone. In the embodiment shown in FIG. 1A, the barrier 30 is a thin film, such as a tape, that is adhered to the substrate 20, or a pliable polymeric coating that is deposited onto the substrate 20. The barrier 30 can alternatively be made from other materials. In one embodiment, the barrier 30 is a roll of tape having a plurality of apertures that is applied to a continuous strip of substrate material having a plurality of slots so that each opening of the tape surrounds a corresponding slot. The strip can be cut to form a separate interconnecting unit having one or more individual pairs of the substrate 20 and the barrier 30. In another embodiment, the barrier 30 is an individual piece of tape applied to an individual substrate 20. In still another embodiment, the barrier 30 is a coating of a polymeric material, rubber, or other compressible and/or pliable material that is deposited onto the substrate 20. Such coatings can be deposited by screen printing techniques, or by spraying a layer of material on the substrate.



FIGS. 2A and 2B illustrate an embodiment of a method for encapsulating the microelectronic device 10 using a mold assembly having a first mold section 200 and a second mold section 300. The first mold section 200 has a bearing surface 220 and a wire-side cavity 224, and the second mold section 300 has a bearing surface 320 and a die-side cavity 324. The wire-side cavity 224 is configured to form a first protective casing over the cap-zone A×B shown in FIG. 1A, and the die-side cavity 324 is configured to form a second protective casing over the die 40 shown in FIG. 1B. The second mold section 300 can also include a gate 326 and an injection chamber 328 through which a flow “F” of mold compound (e.g., thermosetting material) is injected into the die-side cavity 324.


During the molding process, the microelectronic device 10 is positioned in the mold assembly to align the die 40 with the die-side cavity 324 and to align the cap-zone A×B with the wire-side cavity 224 (best shown in FIG. 2B). In this embodiment, the bearing surface 220 of the first mold section 200 presses against a perimeter portion 34 of the barrier 30, and the bearing surface 320 of the second mold section 300 presses against the second surface 24 of the substrate 20. The bearing surface 220 of the first mold section 200 can press against the perimeter portion 34 of the barrier 30 by injecting a mold compound into the die-side cavity 324, as explained in U.S. patent application Ser. No. 09/255,554, which is herein incorporated by reference. The flow of mold compound F initially passes through the gate 326 of the second mold section 300. The flow of mold compound F continues into the die-side cavity 324 to create a first flow A1 heading in a first direction toward the second end 22 of the substrate 20. The first flow of mold compound A1 passes through the aperture 26 in the substrate 20 to generate a second flow of mold compound B1 that flows through the wire-side cavity 224 of the first mold section 200. The second flow of mold compound B1 fills the slot 25 of the substrate 20 and flows in a second direction until it reaches a terminal end 227 of the wire-side cavity 224.


The barrier 30 on the substrate 20 is expected to inhibit or prevent the mold compound from leaking between the first side 23 of the substrate 20 and the bearing surface 220 of the first mold section 200. For example, as the pressure of the mold compound builds in the die-side cavity 324, the pressurized mold compound drives the substrate 20 toward the first mold section 200 to press the perimeter portion 34 of the barrier 30 against the bearing surface 220. The perimeter portion 34 of the barrier 30 accordingly fills small voids or surface asperities on both the first surface 23 of the substrate 20 and the bearing surface 220 of the first mold section 200. As such, the perimeter portion 34 of the barrier 30 inhibits the mold compound from leaking at the second end 22 of the substrate 20. Moreover, as shown by FIG. 2B, the barrier 30 also inhibits or prevents the mold compound from leaking between the substrate 20 and the bearing surface 220 of the first mold section 200 in a lateral direction L relative to the second flow of mold compound B1 (FIG. 2A). The barrier 30 accordingly prevents the mold compound from inadvertently covering the ball-pads 27 on the first surface 23 of the substrate 20 or fouling the mold assembly at the second end 22 of the substrate 20.


One expected advantage of the embodiment of the barrier 30 shown in FIGS. 1A-2B is that it is expected to reduce or prevent the mold compound from leaking between the substrate 20 and the first mold section 200. The bearing surface 220 of the first mold section 200 is thus less likely to be fouled by the mold compound, and the ball-pads 27 are also less likely to be covered by mold compound. As a result, the embodiment of the microelectronic device 10 with the barrier 30 shown above in FIGS. 1A-2B is expected to reduce the downtime for cleaning the mold assembly and the number of rejected parts.



FIG. 3 illustrates the microelectronic device 10 after a first protective casing 72 has been formed over the cap-zone A×B. The barrier 30 can remain on the substrate 20 in subsequent processing steps, such as reflow processing, marking, and other post-encapsulation processes. The barrier 30 can accordingly protect the ball-pads 27 until solder balls are deposited onto corresponding ball-pad 27. As such, another expected advantage of the microelectronic device 10 is that the barrier 30 can protect the substrate 20 from being damaged in other processes after fabricating the casings 72 and 74.



FIG. 4 is a top isometric view of a microelectronic device 410 in accordance with another embodiment of the invention. In this embodiment, the microelectronic device 410 includes the substrate 20 and the die 40. The substrate 20 and the die 40 can be similar to the components described above with reference to FIGS. 1A-2B, and thus like reference numbers refer to like components in FIGS. 1A-4. The microelectronic device 410 can also include a barrier 430 having an opening 432 and a plurality of apertures 436. The opening 432 exposes the cap-zone A×B such that at least a portion of the barrier 430 is adjacent to at least a portion of the cap-zone A×B. The apertures 436 are arranged in a pattern corresponding to the pattern of ball-pads 27 on the substrate 20. Each aperture 436 exposes a corresponding ball-pad 27 such that a solder ball or a solder paste pad can be deposited onto the ball-pads 27 without removing the barrier 30. The solder balls can be deposited onto the ball-pads 27 using pen dispensers, and the solder paste pads can be deposited into the apertures 436 of the barrier 430 using screen printing techniques known in the art. In a typical application, a protective casing is formed in the opening 432 of the barrier 430 to cover the slot 25 and the contact elements 28 in a manner similar to the method set forth above with respect to FIGS. 2A and 2B. After a protective casing is formed over the cap-zone A×B of the substrate 20, the microelectronic device 410 is removed from the mold assembly and the solder balls or solder paste pads can be deposited onto the ball-pads 27.


The embodiment of the microelectronic device 410 shown in FIG. 4 is expected to prevent the mold compound from leaking between the substrate 20 and the mold assembly in a manner similar to the microelectronic device 10 described above. The microelectronic device 410 is also expected to enhance the protection of the substrate 20 in subsequent processing steps because the barrier 430 can remain on the substrate 120 throughout a reflow procedure for melting the solder balls or the solder paste pads. After the reflow procedure, the barrier 430 can be peeled or etched from the substrate 20 to remove the barrier 430 before attaching the microelectronic device 410 to a printed circuit board or other assembly. The barrier 430 also enhances the registration of the solder balls or solder paste pads with the ball-pads 27 by providing guides that prevent the solder from bridging between adjacent ball-pads 27. Therefore, the microelectronic device 410 is expected to enhance the throughput and yield of packaged microelectronic devices.



FIG. 5A is a top isometric view and FIG. 5B is a bottom isometric view of a microelectronic device 510 in accordance with still another embodiment of the invention. In this embodiment, the microelectronic device 510 has a first barrier 530a disposed on the first surface 23 of the substrate 20 and a second barrier 530b disposed on the second surface 24 of the substrate 20. The first barrier 530a can be substantially similar to the barrier 30 described above with reference to FIG. 3. The first barrier 530a can accordingly have an opening 532a around the first protective casing 72 such that the first barrier 530a is outside of a first cap-zone on the first side 23 of the substrate 20. The second barrier 530b can be similar to the first barrier 530a, but the second barrier 530b has a second opening 532b around a second protective casing 74 that encapsulates the die 40 (FIG. 1B) on the second surface 24 of the substrate 20. The second barrier 530b is accordingly outside of a second cap-zone defined by the second protective casing 74. As such, at least a portion of the first barrier 530a is adjacent to at least a portion of the first cap-zone defined by the first protective casing 72, and at least a portion of the second barrier 530b is adjacent to at least a portion of the second cap-zone defined by the second protective casing 74.


The first and second barriers 530a and 530b shown in FIGS. 5A and 5B can define the outline of the perimeter or the entire volume of the first and/or second protective casings 72/74. Referring to FIG. 5A, the opening 532a is configured to define the perimeter of the protective casing 72. The barriers can also define the entire volume of the casings by having a thickness equal to the desired thickness of the protective casings. The thickness of a barrier can be set by laminating barriers on top of each other or manufacturing the barriers with the full thickness of the casings. One expected advantage of using the barriers to define the perimeter and thickness of the protective casings is that the casings can be formed using a flat tool (i.e. a mold without a cavity). Such flat tooling is generally not complex and it is much easier to clean compared to molds with cavities.



FIG. 6 is a top isometric view of a microelectronic device 610 in accordance with another embodiment of the invention. The microelectronic device 610 includes the substrate 20 and the microelectronic die 40 attached to the substrate 20. The microelectronic device 610 can also include a barrier 630 defined by a rim around the cap-zone A×B. The barrier 630 can be a piece of tape, a pliable seal, or a raised portion of the substrate 20. For example, the barrier 630 can be a ridge molded or embossed onto the substrate 20, or the barrier 630 can be decal or a piece of tape that is attached to the first surface 23 of the substrate 20. The barrier 630 can operate in a manner similar to the barrier 130 described above with reference to FIG. 1A. The microelectronic device 610 is accordingly expected to inhibit or otherwise prevent a molding compound from leaking between the substrate 20 and a mold assembly during a molding process for forming a protective casing in the cap-zone.


From the foregoing it will be appreciated that specific embodiments of the invention have been disclosed for purposes of enablement and illustration, but that various modifications may be made without deviating from the spirit and the scope of the invention. Accordingly, the invention is not limited except by the appended claims.

Claims
  • 1. A method of partially encapsulating a microelectronic device, comprising: coupling a die to a substrate, wherein the substrate comprises an encapsulation area;disposing a seal on a first side of the substrate, wherein at least a portion of the seal is positioned adjacent to the encapsulation area;engaging the seal with one or more mold units after disposing the seal on the first side of the substrate;introducing a molding compound into the one or more mold units; andremoving the seal from the substrate after introducing the molding compound into the one or more mold units.
  • 2. The method of claim 1 wherein: the seal comprises a tape, and engaging the seal with one or more mold units comprises contacting a first surface of a first mold unit with the seal and contacting a second surface of a second mold unit with a second side of the substrate; andintroducing the molding compound into the one or more mold units comprises injecting the molding compound into at least the second mold unit.
  • 3. The method of claim 1 wherein: the substrate further comprises a second side attached to the die, a slot in the substrate defining a slot area that is smaller than the encapsulation area and positioned inside the encapsulation area, a contact positioned on the first side of the substrate and located inside the encapsulation area adjacent to an edge of the slot, the contact being in electrical communication with a pad positioned on the first side of the substrate outside of the encapsulation area; andthe encapsulation area further comprises a perimeter on the first side of the substrate between the contact and the pad.
  • 4. The method of claim 3 wherein disposing the seal on the substrate further comprises covering the pad with the seal and the molding compound is introduced while the seal covers the pad.
  • 5. The method of claim 1, further comprising: positioning the first side of the substrate in a first cavity of a first mold unit;positioning the die in a second cavity of a second mold unit; andinjecting the molding compound into the second cavity through a portion of the substrate and into the first cavity, wherein the molding compound forms a protective casing over the encapsulation area and the die.
  • 6. The method of claim 1 wherein disposing the seal on the first side of the substrate comprises applying a removable seal to the first side of the substrate.
  • 7. The method of claim 1, wherein the seal has an opening and the method further comprises inhibiting the molding material from leaking out beyond a perimeter of the opening with the seal.
  • 8. A method of disposing a flowable material on a microelectronic device, the method comprising: positioning a die proximate to a substrate, wherein the die and substrate are in electrical communication with each other, and wherein the substrate comprises a contact and a pad spaced apart from the contact;attaching a barrier to the surface of the substrate, wherein the barrier comprises an opening defining a cap-zone, wherein the barrier at least partially covers the pad, and wherein the contact is positioned inside the cap-zone;disposing the flowable material on at least a portion of the cap-zone; andremoving the barrier from the substrate after disposing the flowable material on at least a portion of the cap-zone.
  • 9. The method of claim 8 wherein positioning the die proximate to the substrate comprises attaching the die proximate to an opening in the substrate, the opening being at least as small as the cap-zone.
  • 10. The method of claim 8 wherein attaching the barrier to the surface of the substrate comprises forming a raised surface of the substrate.
  • 11. The method of claim 8, further comprising: positioning the substrate and the die in a mold unit;contacting a first mold surface with the barrier on a first side of the substrate and contacting a second mold surface with a second side of the substrate; andinjecting the flowable material into the mold unit.
  • 12. The method of claim 8 wherein attaching the barrier to the surface of the substrate comprises disposing a releasable barrier on the surface of the substrate.
  • 13. The method of claim 8, further comprising inhibiting the flowable material from leaking out of the cap-zone with the barrier.
  • 14. A method for constructing a microelectronic device, the method comprising: electrically coupling a die to a substrate, wherein the substrate comprises a plurality of contacts and a pad on a first side of the substrate, wherein the contacts define a cap-zone, wherein the pad is spaced apart from the cap-zone, and wherein the die is positioned on a second side of the substrate proximate to a slot in the substrate;disposing a first gasket on the first side of the substrate, wherein the gasket is positioned at least partially adjacent to the cap-zone;positioning the die and substrate in a mold assembly after disposing the first gasket on the first side of the substrate;injecting a molding compound into the mold assembly; andremoving the first gasket from the first side of the substrate after injecting the molding compound into the mold assembly.
  • 15. The method of claim 14 wherein: positioning the die and substrate in the mold assembly comprises placing the substrate in a first cavity of the mold assembly and placing the die in a second cavity of the mold assembly; andinjecting the molding compound into the mold assembly comprises (a) flowing the molding compound into the second cavity through the slot in the substrate, and (b) forming a first protective casing over the contacts of the substrate and a second protective casing over the die on the second side of the substrate.
  • 16. The method of claim 14, further comprising inhibiting the molding compound from leaking out of the cap-zone with the first gasket.
  • 17. The method of claim 16 wherein inhibiting the molding compound from leaking comprises engaging the first gasket with a bearing surface of the mold assembly.
  • 18. The method of claim 14, further comprising disposing a second gasket on the second surface of the substrate, wherein the second gasket at least partially surrounds the die.
  • 19. The method of claim 18, further comprising engaging the first gasket with a first bearing surface of the mold assembly and engaging the second gasket with a second bearing surface of the mold assembly.
  • 20. The method of claim 14 wherein disposing the first gasket on the first side of the substrate comprises attaching a gasket having an aperture generally aligned with the pad of the substrate.
  • 21. The method of claim 14 wherein disposing the first gasket on the first side of the substrate comprises applying a removable gasket to the first side of the substrate.
  • 22. The method of claim 14 wherein disposing the first gasket on the first side of the substrate comprises applying at least one of a pliable thin tape, thin film, or polymeric coating to the first side of the substrate.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 10/970,399 filed Oct. 20, 2004, now U.S. Pat. No. 7,101,737 issued Sep. 5, 2006, which is a divisional of U.S. patent application Ser. No. 09/649,428 filed Aug. 28, 2000, now U.S. Pat. No. 6,838,760 issued Jan. 4, 2005, both of which are incorporated herein by reference in their entireties.

US Referenced Citations (165)
Number Name Date Kind
3672046 Storey, II et al. Jun 1972 A
4012307 Phillips Mar 1977 A
4285780 Schachter Aug 1981 A
4769344 Sakai et al. Sep 1988 A
4777520 Nambu et al. Oct 1988 A
4855807 Yamaji et al. Aug 1989 A
4866506 Nambu et al. Sep 1989 A
4882212 SinghDeo et al. Nov 1989 A
4887149 Ramano′ Dec 1989 A
5107328 Kinsman Apr 1992 A
5128831 Fox, III et al. Jul 1992 A
5138434 Wood et al. Aug 1992 A
5147821 McShane et al. Sep 1992 A
5191174 Chang et al. Mar 1993 A
5195023 Manzione et al. Mar 1993 A
5197183 Chia et al. Mar 1993 A
5208467 Yamazaki May 1993 A
5296738 Freyman et al. Mar 1994 A
5309026 Matsumoto May 1994 A
5314842 Sawaya et al. May 1994 A
5363280 Chobot et al. Nov 1994 A
5365655 Rose Nov 1994 A
5449427 Wojnarowski et al. Sep 1995 A
5474958 Djennas et al. Dec 1995 A
5527743 Variot Jun 1996 A
5578261 Manzione et al. Nov 1996 A
5593927 Farnworth et al. Jan 1997 A
5596231 Combs Jan 1997 A
5606204 Tsuji Feb 1997 A
5609889 Weber Mar 1997 A
5612576 Wilson et al. Mar 1997 A
H1654 Rounds Jun 1997 H
5635220 Izumi et al. Jun 1997 A
5665281 Drummond Sep 1997 A
5665296 Jain et al. Sep 1997 A
5677566 King et al. Oct 1997 A
5696033 Kinsman Dec 1997 A
5710071 Beddingfield et al. Jan 1998 A
5721450 Miles Feb 1998 A
5728600 Saxelby, Jr. et al. Mar 1998 A
5739585 Akram et al. Apr 1998 A
5750423 Ishii May 1998 A
D394844 Farnworth et al. Jun 1998 S
5766649 Azuma Jun 1998 A
5767446 Ha et al. Jun 1998 A
5773322 Weld Jun 1998 A
5793613 Poinelli et al. Aug 1998 A
5796159 Kierse Aug 1998 A
5815000 Farnworth et al. Sep 1998 A
D402638 Farnworth et al. Dec 1998 S
5842275 McMillan, II et al. Dec 1998 A
5851845 Wood et al. Dec 1998 A
5866953 Akram et al. Feb 1999 A
5891384 Miyajima Apr 1999 A
5891753 Akram Apr 1999 A
5893726 Farnworth et al. Apr 1999 A
5898224 Akram Apr 1999 A
5917234 Tsuruzono Jun 1999 A
5920768 Shintai Jul 1999 A
5928595 Knapp et al. Jul 1999 A
5933713 Farnworth Aug 1999 A
5938956 Hembree et al. Aug 1999 A
5945130 Saxelby, Jr. et al. Aug 1999 A
5946553 Wood et al. Aug 1999 A
5958100 Farnworth et al. Sep 1999 A
5964030 Lee et al. Oct 1999 A
5986209 Tandy Nov 1999 A
5989941 Wensel Nov 1999 A
5990566 Farnworth et al. Nov 1999 A
5994784 Ahmad Nov 1999 A
RE36469 Wood et al. Dec 1999 E
5998243 Odashima et al. Dec 1999 A
6000924 Wang et al. Dec 1999 A
6008070 Farnworth Dec 1999 A
6013946 Lee et al. Jan 2000 A
6020629 Farnworth et al. Feb 2000 A
6025728 Hembree et al. Feb 2000 A
6028365 Akram et al. Feb 2000 A
6046496 Corisis et al. Apr 2000 A
6048744 Corisis et al. Apr 2000 A
6048755 Jiang et al. Apr 2000 A
6049125 Brooks et al. Apr 2000 A
6054755 Takamichi et al. Apr 2000 A
6066514 King et al. May 2000 A
6071758 Steffen Jun 2000 A
6072236 Akram et al. Jun 2000 A
6075288 Akram Jun 2000 A
6089920 Farnworth et al. Jul 2000 A
6094058 Hembree et al. Jul 2000 A
6097087 Farnworth et al. Aug 2000 A
6100598 Kanesaka Aug 2000 A
6103547 Corisis et al. Aug 2000 A
6107122 Wood et al. Aug 2000 A
6107680 Hodges Aug 2000 A
6114189 Chia et al. Sep 2000 A
6117382 Thummel Sep 2000 A
6124634 Akram et al. Sep 2000 A
6126428 Mitchell et al. Oct 2000 A
6143581 Johnson et al. Nov 2000 A
6150717 Wood et al. Nov 2000 A
6159764 Kinsman et al. Dec 2000 A
6168970 Burns Jan 2001 B1
6172419 Kinsman Jan 2001 B1
6175159 Sasaki Jan 2001 B1
6184465 Corisis Feb 2001 B1
6191472 Mazumder Feb 2001 B1
6198172 King et al. Mar 2001 B1
6208519 Jiang et al. Mar 2001 B1
6210992 Tandy et al. Apr 2001 B1
6215175 Kinsman Apr 2001 B1
6228548 King et al. May 2001 B1
6228687 Akram et al. May 2001 B1
6229202 Corisis May 2001 B1
6235994 Chamberlin et al. May 2001 B1
6242802 Miles et al. Jun 2001 B1
6246108 Corisis et al. Jun 2001 B1
6252298 Lee et al. Jun 2001 B1
6258623 Moden et al. Jul 2001 B1
6258624 Corisis Jul 2001 B1
6259153 Corisis Jul 2001 B1
6262480 Ferri et al. Jul 2001 B1
6277671 Tripard Aug 2001 B1
6284571 Corisis et al. Sep 2001 B1
6291894 Farnworth et al. Sep 2001 B1
6291895 Taniguchi et al. Sep 2001 B1
6294839 Mess et al. Sep 2001 B1
6300165 Castro Oct 2001 B2
6303981 Moden Oct 2001 B1
6303985 Larson et al. Oct 2001 B1
6309916 Crowley et al. Oct 2001 B1
6310390 Moden Oct 2001 B1
6314639 Corisis Nov 2001 B1
6316285 Jiang et al. Nov 2001 B1
6326242 Brooks et al. Dec 2001 B1
6326244 Brooks et al. Dec 2001 B1
6326687 Corisis Dec 2001 B1
6326697 Farnworth Dec 2001 B1
6326698 Akram Dec 2001 B1
6329220 Bolken et al. Dec 2001 B1
6329603 Japp et al. Dec 2001 B1
6331221 Cobbley Dec 2001 B1
6331453 Bolken et al. Dec 2001 B1
6332766 Thummel Dec 2001 B1
6338813 Hsu et al. Jan 2002 B1
6403009 Saxelby, Jr. et al. Jun 2002 B1
6413801 Lin Jul 2002 B1
6472252 Mess Oct 2002 B2
6483044 Ahmad Nov 2002 B1
6534861 Castro Mar 2003 B1
6589820 Bolken Jul 2003 B1
6653173 Bolken Nov 2003 B2
6664139 Bolken Dec 2003 B2
6677675 Bolken Jan 2004 B2
6683388 Bolken Jan 2004 B2
6796028 Ahmad Sep 2004 B2
6838760 Cobbley Jan 2005 B1
6979595 James et al. Dec 2005 B1
7049685 James et al. May 2006 B2
7101737 Cobbley Sep 2006 B2
20010038144 Grigg Nov 2001 A1
20020050654 Bolken May 2002 A1
20020052063 Bolken May 2002 A1
20020175399 James et al. Nov 2002 A1
20030106709 Ahmad Jun 2003 A1
20030109083 Ahmad Jun 2003 A1
Foreign Referenced Citations (13)
Number Date Country
60208847 Oct 1985 JP
62032622 Feb 1987 JP
62229949 Oct 1987 JP
01244629 Sep 1989 JP
05299536 Nov 1993 JP
10065043 Mar 1998 JP
11017048 Jan 1999 JP
11026489 Jan 1999 JP
11077733 Mar 1999 JP
2000106375 Apr 2000 JP
2001076689 Mar 2001 JP
2001085565 Mar 2001 JP
2001038773 May 2001 KR
Related Publications (1)
Number Date Country
20070063335 A1 Mar 2007 US
Divisions (1)
Number Date Country
Parent 09649428 Aug 2000 US
Child 10970399 US
Continuations (1)
Number Date Country
Parent 10970399 Oct 2004 US
Child 11516455 US