The present invention relates to methods of manufacturing quad flat non-leaded semiconductor packages, and more particularly, to a method of manufacturing a quad flat non-leaded semiconductor package without performing an electroless plating process and a lithography process after a molding process.
Quad flat non-leaded semiconductor package as shown in
The quad flat non-leaded semiconductor package can be fabricated by a method as disclosed in U.S. Pat. No. 6,498,099. As shown in
However, the above fabrication method including coating the photoresist layer 68 on the copper plate 60 and performing exposure, development and etching after the molding process, causes significant drawbacks. Firstly, performing a lithography process after the molding process does not allow the photoresist layer 68 to be directly applied over the entire panel-shaped copper plate but needs to apply the photoresist layer 68 on a strip-shaped copper plate, thereby increasing the difficulty and cost of the fabrication processes. Further, the copper plate 60 may become warped by the molding process performed in a high temperature, making the photoresist layer 68 difficult to be coated flatly on the copper plate 60. Moreover, the gold plated layer formed by electroless plating does not have strong adhesion to the copper plate 60, thereby resulting in poor solderability. These drawbacks lead to a low product yield and increased fabrication cost for the above quad flat non-leaded semiconductor package.
Therefore, the problem to be solved here is to provide a method of manufacturing a quad flat non-leaded semiconductor package, which can overcome the above drawbacks to increase the product yield and reduce the fabrication cost of the semiconductor package.
In light of the foregoing drawbacks of the prior art, an objective of the present invention is to provide a method of manufacturing a quad flat non-leaded semiconductor package without performing a lithography process after a molding process.
Another objective of the present invention is to provide a method of manufacturing a quad flat non-leaded semiconductor package, which only needs to perform an etching process after a molding process.
Still another objective of the present invention is to provide a method of manufacturing a quad flat non-leaded semiconductor package with low cost.
A further objective of the present invention is to provide a method of manufacturing a quad flat non-leaded semiconductor package with a plated layer having better solderability.
To achieve the above and other objectives, the present invention proposes a method of manufacturing a quad flat non-leaded semiconductor package, comprising the steps of: preparing a metal plate having a first surface and an opposed second surface, wherein the first surface of the metal plate is defined with predetermined positions of a die pad and a plurality of electrically conductive pads; forming a resist layer on each of the first and second surfaces of the metal plate; forming a plurality of openings in the resist layers on the first and second surfaces of the metal plate, the openings corresponding to the predetermined positions of the die pad and the electrically conductive pads; forming a solderable metal plated layer in each of the openings of the resist layers; removing the resist layer on the first surface of the metal plate; performing an etching process on the first surface of the metal plate, such that a portion of the metal plate, which is not covered by the metal plated layers, is etched; removing the resist layer on the second surface of the metal plate; mounting a chip to the die pad on the first surface of the metal plate; electrically connecting the chip to the electrically conductive pads via a plurality of bonding wires; performing a molding process to form an encapsulant for encapsulating the chip, the bonding wires and the first surface of the metal plate; etching the second surface of the metal plate with the metal plated layers serving as a mask, so as to separate the die pad and the electrically conductive pads from each other; and performing a singulation process such that the quad flat non-leaded semiconductor package is obtained. Further, besides the electrically conductive pads, a ground ring can also be formed around the die pad, so as to provide both a grounding effect and signal transmission for the chip.
According to another embodiment of the present invention, a method of manufacturing a quad flat non-leaded semiconductor package comprises the steps of: preparing a metal plate having a first surface and an opposed second surface, wherein the first surface of the metal plate is defined with predetermined positions of a plurality of electrically conductive pads; forming a resist layer on each of the first and second surfaces of the metal plate; forming a plurality of openings in the resist layers on the first and second surfaces of the metal plate, the openings corresponding to the predetermined positions of the electrically conductive pads; forming a metal plated layer in each of the openings of the resist layers; removing the resist layer on the first surface of the metal plate; performing an etching process on the first surface of the metal plate, such that a portion of the metal plate, which is not covered by the metal plated layers, is etched; removing the resist layer on the second surface of the metal plate; mounting a flip chip on the first surface of the metal plate and electrically connecting the chip to the electrically conductive pads via a plurality of conductive bumps; performing a molding process to form an encapsulant for encapsulating the chip, the conductive bumps and the first surface of the metal plate; etching the second surface of the metal plate to separate the electrically conductive pads from each other; and performing a singulation process such that the quad flat non-leaded semiconductor package is obtained.
The resist layer can be a dry film. As the openings of the resist layers correspond to the predetermined positions of the die pad and the plurality of electrically conductive pads, the metal plated layers formed in the openings are applied on the predetermined positions of the die pad and the electrically conductive pads.
The metal plated layer has at least four layers preferably including gold/palladium/nickel/palladium (Au/Pd/Ni/Pd) layers. Also, the metal plated layers on the first and second surfaces of the metal plate serve as a mask when etching the first surface and the second surface of the metal plate.
Therefore, the method of the present invention allows a plating process of forming the metal plated layers and a lithography process to be completed on a panel-shaped metal plate, instead of a strip-shaped metal plate, before the molding process. That is, after defining the die pad and the electrically conductive pads, the fabrication processes such as die bonding, forming electrical connection and molding are performed, and then only a simple etching step is needed after the molding process to fabricate the quad flat non-leaded semiconductor package. Thus, the present invention has reduced difficulty and cost of the fabrication processes as not requiring the electroless plating and lithography processes in the prior art after the molding process, and the present invention also improves the product yield of the quad flat non-leaded semiconductor package and provides a metal plated layer having better solderability, such that the drawbacks in the prior art are solved.
The present invention can be more fully understood by reading the following detailed description of the preferred embodiments, with reference made to the accompanying drawings, wherein:
Preferred embodiments of a method of manufacturing a quad flat non-leaded semiconductor package as proposed in the present invention are described as follows with reference to FIGS. 3 to 6. It should be understood that the drawings are schematic diagrams only showing the relevant component for the present invention, and the component layout could be more complicated in practical implementation.
A resist layer 15 such as a dry film is formed on each of the first and second surfaces 101, 102 of the metal plate 10, and serves as a photoresist layer for use in subsequent exposure, development and etching processes. As shown in
As shown in
As shown in
After the molding process, since the die pad 11 and the plurality of electrically conductive pads 12 are still connected to each other, an etching process is performed directly on the second surface 102 of the metal plate 10 by using the metal plated layers 20 on the second surface 102 of the metal plate 10 as a mask, such that a portion of the copper plate 10, which is located between the die pad 11 and the plurality of electrically conductive pads 12, is completely etched away, making the die pad 11 and the electrically conductive pads 12 separated from each other, as shown in
It should be noted that the arrangement of the electrically conductive pads is not limited to a single row of the electrically conductive pads 12 around the die pad 11 as described in the above first embodiment, but may also be multiple rows of electrically conductive pads as shown in
Then, as shown in
Therefore, the method of the present invention allows the plating process of forming the metal plated layers and a lithography process to be completed on a panel-shaped metal plate, instead of a strip-shaped metal plate, before the molding process. That is, after defining the die pad and the electrically conductive pads, the fabrication processes such as die bonding, forming electrical connection and molding are performed, and then only a simple etching step is needed after the molding process to fabricate the quad flat non-leaded semiconductor package. Thus, the present invention has reduced difficulty and cost of the fabrication processes as not requiring the electroless plating and lithography processes in the prior art after the molding process, and the present invention also improves the product yield of the quad flat non-leaded semiconductor package and provides a metal plated layer having better solderability.
The invention has been described using exemplary preferred embodiments. However, it is to be understood that the scope of the invention is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements. The scope of the claims, therefore, should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Number | Date | Country | Kind |
---|---|---|---|
094131778 | Sep 2005 | TW | national |