Barlow, P.S. et al., “Negative differential output conductance of self-heated power MOSFETs,” IEE Proceedings—I Solid-State and Electron Devices, Vol 133, Part 1, No. 5, Oct. 1988, pp. 177-179. |
Neel, O. L., et al., “Electrical Transient Study of Negative Resistance in SOI MOS Transistors,” Electronics Letters, Vol 26, No. 1, pp. 73-74, Jan 1990. |
Mohan, S. et al., “Ultrafast Pipelined Address Using Resonant Tunneling Transistors,” IEE Electronics Letters, vol. 27, No. 10, May 1991, pp. 830-831. |
Zhang, J.F. et al., “Electron trap generation in thermally grown SIO2 under Fowler-Nordheim stress,” J. Appl. Phys. 71 (2), Jan. 15, 1992, pp. 725-734. |
Zhang, J.F. et al., “A quantitative Investigation of electron detrapping in SiO2 under Fowler-Nordheim stress,” J. Appl. Phys. 71 (12), Jun. 15, 1992, pp. 5989-5996. |
Zhange, J.F. et al., “A comparative study of the electron trapping and thermal detrapping in SIO2 prepared by plasma and thermal oxidation,” J. Appl. Phys. 72 (4), Aug. 15, 1992, pp. 1429-1435. |
Luryi, S. et al., “Collector-Controlled States in Charge Injection Transistors,” SPIE-92 Symposium, pp. 1-12, 1992. |
Luryi, S. et al., “Collector-Controlled States and the Formation of Hot Electron Domains in Real-Space Transfer Transistors,” AT&T Bell Laboratories, pp. 1-7, 1992. |
Luryi, S. et al., “Light-emitting Logic Devices based on Reel Space Transfer in Complementary InGaAs/InAlAs Heterostructures”, in “Negative Differential Resistance and Instabilities in 2D Semiconductors”, ed. by M. Balkman, B.K. Ridley, and A. J. Vickers, NATO ASI Series [Physics] B 307, pp. 53-52, Plenum Press (New York 1983). |
Mohan, S. et al., “Logic Design Based on Negative Differential Resistance Characteristics of Quantum Electronic Devices,” IEEE Proceedings-G: Electronic Devices, vol. 140, No. 6, Dec. 1993, pp. 383-391. |
Mohan, S. et al., “Ultrafast Pipelined Arithmetic Using Quantum Electronic Devices,” IEE Proceedings-E: Computers and Digital Techniques, vol. 141, No. 2, Mar. 1994, pp. 104-110. |
Chan, E., et al., “Compact Multiple-Valued Multiplexers Using Negative Differential Resistance Devices,” IEEE Journal of Solid-State Circuits, vol. 31, No. 8, Aug. 1996, pp. 1151-1158. |
Chan, E., et al., “Mask Programmable Multi-Valued Logic Gate Using Resonant Tunnelling Diodes,” IEEE Proceedings-Circuits Devices Syst., vol. 143, No. 5, Oct. 1996, pp. 289-294. |
Shao, Z. et al., “Transmission Zero Engineering in Lateral Double-Barrier Resonant Tunneling Devices,” Dept. Of Electrical Engineering, University of Notre Dame, pp. 1-7 (1996). |
Goldhaber-Gordon, David et al., “Overview of nanoelectronic devices,” Proc. IEEE, 85(4), Apr. 1997, pp. 521-540. |
Koester, S. J. et al., “Negative Differential Conductance in Lateral Double-Barrier Transistors Fabricated in Strained Si Quantum Wells,” Applied Physics Letters, vol. 70, No. 18, May, 1997, pp. 2422-2424. |
Dozsa, L. et al., “A transient method for measuring current-voltage characteristics with negative differential resistance regions,” Research Institute for Technical Physics, P. O. Box 76, H-1325 Budapest, Hungary (Received Jul. 24, 1997; accepted Aug. 1, 1997), 2 pages. |
Pacha, C. et al., “Design of Arthimetic Circuits using Resonant Tunneling Diodes and Threshold Logic,” Lehrstuhl Bauelemente der Elelrotechnik, Universitat Dortmund, pp. 1-11, Sep. 1997. |
Hansch, W. et al., “The planar-doped-barrier-FET: MOSFET overcomes conventional limitations,” ESSDERC '97 27th European Solid-State Device Research Conference, Stuttgart, Sep. 22-24, 1997, 4 pages. |
Wirth, G. et al., “Periodic transconductance oscillations in sub-100 nm MOSFETs,” ESSDERC '97 27th European Solid-State Device Research Conference, Stuttgart, Sept. 22-24, 1997, 4 pages. |
Haddad, G. I. et al., “Tunneling Devices and Applications in High Functionality/Speed Digital Circuits,” Solid State Electronics, vol. 41, No. 10, Oct. 1997, pp. 1515-1524. |
Gardner, C. et al., “Smooth Quantum Hydrodynamic Model Simulation of the Reasonant Tunneling Diode,” Dept. Of Mathematics Arizona State University, pp. 1-5, (1998). |
Jungel, A. et al., “Numerical Simulation of Semiconductor Devices: Energy-Transport and Quantum Hydrodynamic Modeling,” Fachbereich Math., Tech. Univ. Berlin, Germany, pp. 1-9, 1998. |
Ninour, S. M. A. et al., “Effects of Spatially Disordered Barriers on the Band Structure of Finite Superlattices,” phys. stat. sol. (b) 1998, 209, No. 2, 311-318. |
Rommel, S. L. et al., “Room Temperature Operation of Epitaxially Grown SI/S10.5Ge0.5/Si Resonant Interband Tunneling Diodes,” Applied Physics Letters, vol. 73, No. 15, pp. 2191-2193, 1998. |
Van Der Wagt, J.P.A. et al., “RTD/HFET Low Standby Power SRAM Gain Cell,” Source: Corporate Research Laboratories, Texas Instruments, 1998, 4 pages. |
Sun, J. P. et al., “Resonant Tunneling Diodes: Models and Properties,” Proceedings of the IEEE, vol. 86, No. 4, Apr. 1998, pp. 641-661. |
Mazumder, P. et al., “Digital Circuit Applications of Resonant Tunneling Devices,” Proceedings of the IEEE, vol. 86, No. 4, pp. 664-686, Apr., 1998. |
News Release from www.eurekalert.org/releases/udel-udanflb.html, “UD Computer News: Future Looks Bright for Tunnel Diodes, Promising Faster, More Efficient Circuits,” Oct. 1, 1998, 4 pages. |
Searbaugh A. et al., “Resonant Tunneling Mixed Signal Circuit Technology,” Solid-State Electronics 43:1355-1365, 1999. |
Wirth, G. et al., “Negative Differential Resistance in Ultrashort Bulk MOSFET's,” IECON'99 Conference Proceedings, vol. 1, San Jose, 1999, pp. 29-34. |
Mathews, R. H. et al., “A New RTD-FET Logic Family,” Proceedings of the IEEE, vol. 87, No. 4, pp. 595-605, 1999. |
Van Der Wagt, J. P. A. “Tunneling-Based SRAM,” Proceedings of the IEEE, vol. 87, No. 4, pp. 571-595, 1999. |
Heij, C. P. et al., “Negative Differential Resistance Due to Single-Electron Switching,” Applied Physics Letters, vol. 74, Number 7, Feb. 15, 1999, 5 pages. |
Pacha, C. et al., “Resonance Tunneling Device Logic Circuits,” Microelectronics Advanced Research Initiative (MEL-ARI,) Jul. 1998-Jul. 1999, pp. 1-22. |
Hong J.W. et al., “Local charge trapping and detection of trapped charge by scanning capacitance microscope in SiO2/Si system,” Appl. Phys. Lett., 75 (12), Sep. 20, 1999, pp. 1760-1762. |
Haddab, Y. et al., “Quantized current jumps in silicon photoconductors at room temperature,” J. Appl. Phys. 86 (7), Oct. 1, 1999, pp. 3787-3791. |
Seabaugh, A., “Promise of Tunnel Diode Integrated Circuits,” Tunnel Diode and CMOS/HBT Integration Workshop, Dec. 9, 1999, Naval Research Laboratory, Washington, D.C., 13 Pages. |
Zhang, J., “Traps: Detrapping,” Wiley Encyclopedia of Electrical and Electronics Engineering Online, Article Posting Date: Dec. 27, 1999, John Wiley & Sons, Inc., 4 Pages. |
Zhang, J., “Traps: Effects of Traps and Trapped Charges on Device Performance,” Wiley Encyclopedia of Electrical and Electronics Engineering Online, Article Posting Date: Dec. 27, 1999, John Wiley & Sons, Inc., 2 Pages. |
Zhang, J., “Traps: Measurement Techniques,” Wiley Encyclopedia of Electrical and Electronics Engineering Online, Article Posting Date: Dec. 27, 1999, John Wiley & Sons, Inc., 5 Pages. |
Zhang, J., “Traps,” Wiley Encyclopedia of Electrical and Electronics Engineering Online, Article Posting Date: Dec. 27, 1999, John Wiley & Sons, Inc., 2 Pages. |
Zhang, J., “Traps: Trapping Kinetics,” Wiley Encyclopedia of Electrical and Electronics Engineering Online, Article Posting Date: Dec. 27, 1999, John Wiley & Sons, Inc., 2 Pages. |
Zhang, J., “Traps: Origin of Traps,” Wiley Encyclopedia of Electrical and Electronics Engineering Online, Article Posting Date: Dec. 27, 1999, John Wiley & Sons, Inc., 4 pages. |
Gonzalez, A. et al., “Standard CMOS Implementation of a Multiple-Valued Logic Signed-Digit Adder Based on Negative Differential-Resistance Devices,” Proceedings of the 30th IEEE International Symposium on Multiple-Valued Logic (ISMVL 2000), 6 pages. |
Karna, Shashi P. et al., “Point defects in Si-SiO2 systems: current understanding,” Published in G. Pacchioni et al. (eds.), “Defects in SiO2 and related dielectrics: science and technology,” Kluwer Academic Publishers, (2000), 19 pages. |
King, Tsu-Jae et al., Ser. No. 09/602,658, entitled “CMOS Compatible Process for Making a Tunable Negative Differential Resistance (NDR) Device,” filed Jun. 22, 2000, 33 pages. |
King, Tsu-Jae et al., Ser. No. 09/603,101, entitled “CMOS-Process Compatible, Tunable NDR (Negative Differential Resistance) Device and Method of Operating Same,” filed Jun. 22, 2000, 34 pages. |
King, Tsu-Jae et al., Ser. No. 09/603,102, entitled “Charge Trapping Device and Method for Implementing a Transistor having a Negative Differential Resistance Mode,” filed Jun. 22, 2000, 39 pages. |
Geppert, Linda, “Quantum transistors: toward nanoelectronics,” IEEE Spectrum, Sept. 2000, pp. 46-51. |
Seabaugh, A. et al., “Tunnel-Diode IC,” Minneapolis, Oct. 2, 2001, 23 pages. |
Believed to be published in: Deen, Jamal (editor) et al., excerpt from “CMOS RF modeling, characterization and applications,” World Scientific, Apr. 2002, 34 pages. |
Scoffield, John H. et al., “Reconcillation of different gate-voltage dependencies of 1/t noise in n-MOS and p-MOS transistors,” IEEE Trans. Electron. Dev. 41 (11), 11 pages. |
Final Report: Smile Mel-Ari Project n'28741—Chapter V, pp. 184-194. |
Villa, S. et al., “Application of 1/t noise measurements to the characterization of near-interface oxide states in USLI n-MOSFETs,” Dipartimento di Eletronica e Information, Poltecnico di Milano (Italy), 7 pages. |
Nemati, F. et al., “A Novel High Density, Low Voltage SRAM Cell With a Vertical NDR Device,” Center for Integrated Systems, Standford University, CA, (2 pages). |
Nemati, F. et al., “A Novel Thyristor-based SRAM Cell (T-RAM) for High-Speed, Low-Voltage, Giga-scale Memories,” Center for Integrated Systems, Standford University, CA, (4 pages). |
Shoucair F. et al., “Analysis and Simulation of Simple Transistor Structures Exhibiting Negative Differential Resistance,” EECS Department, UC Berkeley, Berkeley CA, (4 pages). |
Oberhuber, R. et al., “Tunnel-Device with Negative Differential Resistivity Based on Silicon?,” Source: Deutsche Forschungsgemeinschaft and Siemens AG, data unkown, 2 pages. |