1. Field of the Invention
The present invention relates to package structures and fabrication methods thereof, and, more particularly, to a multi-chip stack package structure and a fabrication method thereof.
2. Description of Related Art
Electronic products are becoming lighter, thinner, shorter and smaller. Meanwhile, demand continues for electronic products with high efficiency, low power consumption and multi-functionality. To meet such demand, a semiconductor package with a plurality of semiconductor chips horizontally mounted on a packaging substrate has been developed. However, due to the limited size of the packaging substrate, the number of semiconductor chips that can be horizontally mounted on the packaging substrate is quite limited. Accordingly, a multi-chip stack structure has also been developed to reduce the occupied area of the packaging substrate and shorten the transmission path, thereby achieving high efficiency, lower power consumption and multi-function.
However, to facilitate the process of wire bonding, the second semiconductor chip 12 must be smaller than the first semiconductor chip 11 and the third semiconductor chip 13 must be smaller than the second semiconductor chip 12, thus limiting the number of stacked chips, limiting the electrical functionality and adversely affecting the electrical transmission efficiency of the overall structure.
To improve the electrical functionality and transmission efficiency and meet the demand for function integration of electronic products, TSV (through-silicon via) technology is developed and applied to chip stack package structures.
However, in such a package structure, heat generated by the TSV chips 21 in the middle of the stack structure is not easily dissipated due to the small spacings between the chips, thus adversely affecting the operation of the TSV chips 21 and even causing damage to the TSV chips 21.
To overcome the above-described drawbacks, referring to
However, such a heat dissipating path is rather long, which leads to a low heat dissipating efficiency. Further, the area of the metal heat sink 23 cannot greatly exceed the area of the semiconductor chip 22 because a too large metal heat sink 23 can cause attaching difficulty and stress problems and even cause cracking of the chip 22.
Therefore, there is a need to provide a multi-chip stack package structure and a fabrication method thereof so as to reduce the fabrication cost, simplify the fabrication process and improve the heat-dissipating efficiency without damaging the heat-dissipating structure of semiconductor chips.
Accordingly, the present invention provides a multi-chip stack package structure, which comprises: an inner-layer heat sink having a first surface and a second surface opposite to the first surface, the inner-layer heat sink comprising: a metal plate having a plurality of through holes penetrating therethrough, an oxide layer disposed on the metal plate and on the walls of the through holes, and a plurality of conductive through holes made of a conductive material disposed to the oxide layer of the through holes; a first chip disposed on the first surface of the inner-layer heat sink; and a second chip disposed on the second surface of the inner-layer heat sink.
In the above-described package structure, the second chip can be disposed on the inner-layer heat sink via the top surface thereof, and a circuit board can be further disposed on the bottom surface of the second chip.
In another embodiment, the planar size of the inner-layer heat sink is larger than the area of the first chip such that a portion of the first surface of the inner-layer heat sink is exposed from the first chip, thereby allowing a metal cover to be disposed on the exposed portion of the first surface of the inner-layer heat sink so as to cover the first chip. Further, the second chip can be disposed on the inner-layer heat sink via the top surface thereof, and a circuit board can be further disposed on the bottom surface of the second chip. Furthermore, an encapsulant can be disposed on the circuit board to encapsulate the second chip.
Further, a third chip can be disposed on and electrically connected to the first chip.
The present invention further provides a fabrication method of a multi-chip stack package structure, which comprises the steps of: providing an inner-layer heat sink having a first surface and a second surface opposite to the first surface, wherein fabrication of the inner-layer heat sink comprises the steps of: providing a metal plate and forming a plurality of through holes penetrating the metal plate, forming an oxide layer on the metal plate and on the walls of the through holes, and filling the through holes with a conductive material so as to form a plurality of conductive through holes; and disposing a first chip and a second chip on the first surface and the second surface of the inner-layer heat sink, respectively, and electrically connecting the first chip and the second chip to the conductive through holes of the inner-layer heat sink. Therein, fabrication of the conductive through holes can comprise the steps of: forming a metal layer on the oxide layer and filling the through holes with the metal layer; and removing a portion of the metal layer on the oxide layer and on the ends of the through holes such that the portions of the metal layer in the through holes are exposed from the oxide layer to serve as the conductive through holes.
In the above-described fabrication method, the second chip can be disposed on the inner-layer heat sink via the top surface thereof, and a circuit board can be disposed on the bottom surface of the second chip.
In another embodiment of the fabrication method of the multi-chip stack package structure, the planar size of the inner-layer heat sink is larger than the area of the first chip such that a portion of the first surface of the inner-layer heat sink is exposed from the first chip, thereby, after disposing of the first chip and before disposing of the second chip, a metal cover is disposed on the exposed portion of the first surface of the inner-layer heat sink so as to cover the first chip. Therein, the second chip can be disposed on the inner-layer heat sink via the top surface thereof, and a circuit board can be disposed on the bottom surface of the second chip. The method can further comprise the step of forming an encapsulant on the circuit board to encapsulate the second chip.
In the embodiment wherein the planar size of the inner-layer heat sink is larger than the area of the first chip, fabrication of the inner-layer heat sink comprises the steps of: providing a metal plate and forming a plurality of through holes penetrating the metal plate; forming an oxide layer on a portion of the metal plate and on the walls of the through holes such that a portion of the metal plate is exposed from the oxide layer for disposing of the metal cover; and filling the through holes with a conductive material so as to form the conductive through holes. Further, fabrication of the conductive through holes comprises the steps of: forming a metal layer on the oxide layer and filling the through holes with the metal layer; and removing a portion of the metal layer on the oxide layer and on the ends of the through holes such that the portions of the metal layer in the through holes are exposed from the oxide layer to serve as the conductive through holes
Therefore, the multi-chip stack package structure and the fabrication method thereof according to the present invention involve providing an inner-layer heat sink having two opposite surfaces and a plurality of conductive through holes penetrating the two opposite surfaces, disposing at least a chip on each of the two surfaces of the inner-layer heat sink, and electrically connecting the chips to the conductive through holes. As such, the inner-layer heat sink disposed between the chips provides a heat-dissipating path for rapidly dissipating heat generated by chips in the middle of the package structure, thereby eliminating the need to transfer heat from layer to layer and accordingly improving the heat dissipating efficiency. Further, by using a metal plate having an oxide layer as a heat sink, the rigidity of the overall structure is increased so as to avoid the risk of cracking of the multi-chip stack package structure.
The following illustrative embodiments are provided to illustrate the disclosure of the present invention and its advantages, these and other advantages and effects being apparent to those in the art after reading this specification.
It should be noted that the drawings are not intended to limit the present invention. Various modifications and variations can be made without departing from the spirit of the present invention. Further, terms such as “one”, “above”, etc. are merely for illustrative purposes and should not be construed to limit the scope of the present invention.
Referring to
Referring to
Referring to
Referring to
Referring to
Subsequently, referring to
Referring to
According to the above-described fabrication method, the present invention further provides a multi-chip stack package structure having an inner-layer heat sink, which comprises: an inner-layer heat sink 3 having a first surface 3a and a second surface 3b opposite to the first surface 3a and a plurality of conductive through holes 31 penetrating the first surface 3a and the second surface 3b; a first chip 32a disposed on the first surface 3a of the inner-layer heat sink 3; and a second chip 32b disposed on the second surface 3b of the inner-layer heat sink 3.
The inner-layer heat sink 3 comprises: a metal plate 30 made of, for example, aluminum and having a plurality of through holes 300 penetrating therethrough; an oxide layer 301 made of, for example, aluminum oxide and disposed on the metal plate 30 and on the walls of the through holes 300; and a plurality of conductive through holes 31 made of a conductive material such as copper disposed to the oxide layer of the through holes 300.
Further, the first chip 32a and the second chip 32b are electrically connected to the conductive through holes 31 of the inner-layer heat sink 3 through metal bumps. For example, the second chip 32b is disposed on the inner-layer heat sink 3 via the top surface thereof, and the multi-chip stack package structure can further comprise a circuit board 33 disposed on the bottom surface of the second chip 32b. Furthermore, the multi-chip stack package structure can comprise a third chip 32c disposed on and electrically connected to the first chip 32a.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
According to the above-described fabrication method of the present embodiment, the present invention further provides a multi-chip stack package structure having an inner-layer heat sink. The package structure of the present embodiment is similar to that of the first embodiment. A main difference of the present embodiment from the first embodiment is that the planar size of the inner-layer heat sink 3 is larger than the area of the first chip 41a such that a portion of the first surface 3a of the inner-layer heat sink 3 is exposed from the first chip 41a for disposing of a metal cover 43, wherein the metal cover 43 covers the first chips 41a.
The inner-layer heat sink comprises: a metal plate 30 having a planar size larger than the area of the first chip 41a and having a plurality of through holes 300 penetrating the metal plate 30; an oxide layer 301 disposed on a portion of the metal plate 30 and on the walls of the through holes 300 such that a portion of the metal plate 43 is exposed from the oxide layer 301 for disposing of the metal cover 43; and a plurality of conductive through holes 31 made of a conductive material disposed to the oxide layer 301 of the through holes 300.
Similar to the first embodiment, the second chip 41b is disposed on the inner-layer heat sink 3 via the top surface thereof, and the multi-chip stack package structure can further comprise a circuit board 33 disposed on the bottom surface of the second chip 41b. The multi-chip stack package structure can further comprise a third chip 41c disposed on and electrically connected to the first chip 41a; and an encapsulant 45 disposed on the circuit board 33 for encapsulating the second chip 41b.
Therefore, the multi-chip stack package structure and the fabrication method thereof according to the present invention involve providing an inner-layer heat sink having two opposite surfaces and a plurality of conductive through holes penetrating the two opposite surfaces, disposing at least a chip on each of the two surfaces of the inner-layer heat sink, and electrically connecting the chips to the conductive through holes. As such, the inner-layer heat sink disposed between the chips provides a heat dissipating path for rapidly dissipating heat generated by chips in the middle of the package structure, thereby eliminating the need to transfer heat from layer to layer and accordingly improving the heat-dissipating efficiency. Further, by using a metal plate having an oxide layer as a heat sink, the rigidity of the overall structure is increased so as to avoid the risk of cracking of the multi-chip stack package structure.
The above-described descriptions of the detailed embodiments are only to illustrate the preferred implementation according to the present invention, and it is not to limit the scope of the present invention, Accordingly, all modifications and variations completed by those with ordinary skill in the art should fall within the scope of present invention defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
99147157 | Dec 2010 | TW | national |