Claims
- 1. A method of fabricating a multilayer integrated circuit comprising the steps of:
- a) forming a first circuit pattern on a first surface of a substrate;
- b) depositing an intermediate layer on said first circuit pattern;
- c) polishing an exposed surface of said intermediate layer so as to planarize it, said polishing involving
- 1) attaching said substrate to a substrate holder
- 2) placing said substrate holder onto a polishing platen surface so that said exposed surface of said intermediate layer contacts said platen surface,
- 3) rotating said platen while holding said substrate holder to permit said substrate to move with three degrees of angular freedom such that the first surface of the substrate automatically self-aligns to the polishing platen surface during polishing; and
- d) forming a second circuit pattern on said substrate.
- 2. A method for fabricating a multilayer integrated circuit comprising the steps of:
- a) forming a first circuit pattern on a substrate;
- b) depositing an intermediate layer on said first circuit pattern;
- c) polishing an exposed surface of said intermediate layer so as to planarize it, said polishing involving
- 1) attaching said substrate to a substrate holder,
- 2) placing said substrate holder onto a polishing platen surface so that said exposed surface of said intermediate layer contacts said platen surface; and
- 3) shaking said polishing platen surface so that said holder and said substrate move relative to said polishing platen surface; and
- d) forming a second circuit pattern on said substrate.
- 3. A method for fabricating a multilayer integrated circuit comprising the steps of:
- a) forming a first circuit pattern on a substrate;
- b) depositing an intermediate layer on said first circuit pattern;
- c) polishing an exposed surface of said intermediate layer so as to planarize it, said polishing involving
- 1) attaching said substrate to a substrate holder, and
- 2) wiping said exposed surface with a nonabrasive etchant; and
- d) forming a second circuit pattern on said substrate.
- 4. A method as recited in claim 3 wherein said etchant is a copper etchant.
- 5. A method as recited in claim 3 wherein the exposed surface is wiped with etchants having consecutively diminishing strengths.
CROSS REFERENCE TO RELATED APPLICATION(S)
This is a continuation of copending application serial number 07/727,716 filed on Jul. 10, 1991, now abandoned, which is a continuation-in-part of a U.S. application, Ser. No. 07/360,828, filed Jun. 1, 1989, now U.S. Pat. No. 5,055,425. The present invention relates to integrated circuits and, more particularly, to a method of fabricating layers on integrated circuit substrates. A major objective of the present invention is to provide for high-density multi-chip carriers.
US Referenced Citations (16)
Continuations (1)
|
Number |
Date |
Country |
Parent |
727716 |
Jul 1991 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
360828 |
Jun 1989 |
|