Claims
- 1. A multilevel semiconductor integrated circuit device comprising:
- a mother board on which at least one module unit part is installed, said module unit part comprising a multilayer structure in which at least three of TAB packages are stacked,
- wherein each of said plurality of TAB packages comprises:
- a quadrangular insulating film frame;
- a plurality of inner leads extending inside said film frame;
- a plurality of outer leads extending outside said film frame along at least one peripheral edge thereof and being electrically connected with said plurality of inner leads; and
- a semiconductor device supported by said plurality of inner leads and being electrically connected with said plurality of inner leads,
- and wherein a plurality of terminal pads are formed on said mother board for connecting to said plurality of outer leads of said plurality of TAB packages,
- wherein all the terminal pads on said mother board are arranged so as to be grouped into not more than two groups, said not more than two groups including first and second terminal pad groups which form opposing edges of a quadrangular installation area, each of said plurality of terminal pads being connected in a one-to-one way to said respective outer leads.
- 2. An integrated circuit device according to claim 1,
- wherein said semiconductor device of at least one of said plurality of TAB packages is a memory device.
- 3. An integrated circuit device according to claim 1,
- wherein said mother board comprises a male contact of a card-edge connector.
- 4. An integrated circuit device according to claim 1,
- wherein at least one of said at least one module unit part comprises a specific TAB package, said specific TAB package comprising a driving means for re-energizing an input signal to other module unit parts.
- 5. An integrated circuit device according to claim 1,
- wherein at least one of said at least one module unit part comprises a specific semiconductor device for replacing functions of other semiconductor devices.
- 6. An integrated circuit device according to claim 1, wherein each of said plurality of TAB packages are single-end type having said plurality of outer leads along only one peripheral edge thereof, and
- said plurality of outer leads of the TAB packages in layers of an odd number in said multilayer structure are connected to respective terminal pads in a cyclic way in said first terminal pad group, and
- said plurality of outer leads of the TAB packages in layers of an even number in said multilayer structure are connected to respective terminal pads in a cyclic way in said second terminal pad group.
- 7. An integrated circuit device according to claim 6, wherein said first and second terminal pad groups are arranged along two parallel lines.
- 8. An integrated circuit device according to claim 6, wherein said terminal pad groups are respectively arranged in a staggered way.
- 9. An integrated circuit device according to claim 6,
- wherein said terminal pads in each of said first and said second terminal pad groups are arranged in dual rows respectively, and
- each pair of the corresponding terminal pads located at the respective corresponding positions in said dual rows are located along a line perpendicular to said dual rows.
- 10. An integrated circuit device according to claim 1, further comprising circuitry including:
- at least one address bus for carrying an address signal;
- at least one /RAS line for carrying a row address strobe signal;
- at least one /CAS line for carrying a column address strobe signal; and
- an interconnection for interconnecting prescribed lines selected from said at least one address bus, said at least one /RAS line and said at least one /CAS line, thereby transmitting data in a unit of a plurality of bits to or from at least one of said plurality of TAB packages.
- 11. An integrated circuit device according to claim 6,
- wherein said terminal pads in each of said first and second terminal pad groups are arranged to form respective first and second terminal pad rows, and
- said first and second terminal pad rows are arranged with respect to each other to form linear terminal pad columns, the total number of the terminal pad columns being equal to the total number of terminal pad pairs comprising each terminal pad column.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-077822 |
Apr 1993 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/223.517 filed Apr. 5, 1994, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (7)
Number |
Date |
Country |
56-24955 |
Mar 1981 |
JPX |
63-18654 |
Jan 1988 |
JPX |
3-203259 |
Sep 1991 |
JPX |
4-26152 |
Jan 1992 |
JPX |
5-14427 |
Feb 1993 |
JPX |
5-235259 |
Sep 1993 |
JPX |
6-112404 |
Apr 1994 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
223517 |
Apr 1994 |
|