Claims
- 1. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure comprising:a pre-processed semiconducting substrate having a first region of metal embedded in a first layer of insulating material, a first region of conductor embedded in a second layer of insulating material which formed of a multiphase material, said multiphase material comprises a first phase consisting essentially of Si, C, O and H, and at least a second phase dispersed in said first phase, said at least a second phase consisting essentially of C, H and a multiplicity of nanometer-sized pores, said multiphase material having a dielectric constant of not more than 3.2, said second layer of insulating material being in intimate contact with said first layer of insulating material, said first region of conductor being in electrical communication with said first region of metal, and a second region of conductor being in electrical communication with said first region of conductor and being embedded in a third layer of insulating material comprising said multiphase material, said third layer of insulating material being in intimate contact with said second layer of insulating material.
- 2. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 1 further comprising a dielectric cap layer situated in-between said second layer of insulating material and said third layer of insulating material.
- 3. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 1 further comprising:a first dielectric cap layer between said second layer of insulating material and said third layer of insulating material, and a second dielectric cap layer on top of said third layer of insulating material.
- 4. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 2, wherein said dielectric cap layer being formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxinitride, refractory metal silicon nitride with the refractory metal being Ta, Zr, Hf or W, silicon carbide, silicon carbo-oxide, their hydrogen-containing compounds and modified SiCOH.
- 5. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 3, wherein said first and said second dielectric cap layers are formed of a material selected from the group consisting of silicon oxide, silicon nitride, silicon oxinitrile, refractory metal silicon nitride with the refractory metal being Ta, Zr, Hf or W, silicon carbide, silicon carbo-oxide, their hydrogen-containing compounds and modified SiCOH.
- 6. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 1, wherein said first layer of insulating material is silicon oxide, silicon nitride, phosphosilicate glass (PSG), borophosphosilicate glass (BPSG) or other doped varieties of these materials.
- 7. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 1 further comprising:a diffusion barrier layer of a dielectric material deposited on at least one of said second layer of insulating material and said third layer of insulating material.
- 8. An electronic structure having layers of insulating material as an intralevel or interlevel dielectrics in a wiring structure according to claim 1 further comprising:a dielectric reactive ion etching (RIE) hard mask/polish stop layer on top of said second layer of insulating material, and a dielectric diffusion barrier layer on top of said RIE hard mask/polish stop layer.
- 9. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 1 further comprising:a first dielectric RIE hard mask/polish stop layer on top of said second layer of insulating material, a first dielectric diffusion barrier layer on top of said first dielectric RIE hard mask/polish stop layer, a second dielectric RIE hard mask/polish stop layer on top of said third layer of insulating material, and a second dielectric diffusion barrier layer on top of said second dielectric RIE hard mask/polish stop layer.
- 10. An electronic structure having layers of insulating material as intralevel or interlevel dielectrics in a wiring structure according to claim 9 further comprising a dielectric cap layer between an interlevel dielectric of a multiphase material and an intralevel dielectric of a multiphase material.
Parent Case Info
“This is a divisional of application Ser. No. 09/320,495 filed on May 26, 1999 now U.S. Pat. No. 6,312,793 ”
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
Mikoshiba, et al; “Preparation of low density ... by baking trifluoropropylsilyl copolymers”; J. Mater. Chem., 1999, 9; pp. 591-598 (No month). |