Embodiments of the present description generally relate to the field of microelectronic device fabrication and, more particularly, to the fabrication of non-planar transistors.
The subject matter of the present disclosure is particularly pointed out and distinctly claimed in the concluding portion of the specification. The foregoing and other features of the present disclosure will become more fully apparent from the following description and appended claims, taken in conjunction with the accompanying drawings. It is understood that the accompanying drawings depict only several embodiments in accordance with the present disclosure and are, therefore, not to be considered limiting of its scope. The disclosure will be described with additional specificity and detail through use of the accompanying drawings, such that the advantages of the present disclosure can be more readily ascertained, in which:
In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the claimed subject matter may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the subject matter. It is to be understood that the various embodiments, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the claimed subject matter. References within this specification to “one embodiment” or “an embodiment” mean that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one implementation encompassed within the present invention. Therefore, the use of the phrase “one embodiment” or “in an embodiment” does not necessarily refer to the same embodiment. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the claimed subject matter. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the subject matter is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the appended claims are entitled. In the drawings, like numerals refer to the same or similar elements or functionality throughout the several views, and that elements depicted therein are not necessarily to scale with one another, rather individual elements may be enlarged or reduced in order to more easily comprehend the elements in the context of the present description.
In the fabrication of non-planar transistors, such as tri-gate transistors and FinFETs, non-planar semiconductor bodies may be used to form transistors capable of full depletion with very small gate lengths (e.g., less than about 30 nm). These semiconductor bodies are generally fin-shaped and are, thus, generally referred to as transistor “fins”. For example in a tri-gate transistor, the transistor fins have a top surface and two opposing sidewalls formed on a bulk semiconductor substrate or a silicon-on-insulator substrate. A gate dielectric may be formed on the top surface and sidewalls of the semiconductor body and a gate electrode may be formed over the gate dielectric on the top surface of the semiconductor body and adjacent to the gate dielectric on the sidewalls of the semiconductor body. Thus, since the gate dielectric and the gate electrode are adjacent to three surfaces of the semiconductor body, three separate channels and gates are formed. As there are three separate channels formed, the semiconductor body can be fully depleted when the transistor is turned on. With regard to finFET transistors, the gate material and the electrode only contact the sidewalls of the semiconductor body, such that two separate channels are formed (rather than three in tri-gate transistors).
Embodiments of the present description relate to the formation source/drain structures within non-planar transistors, wherein fin spacers are removed from the non-planar transistors in order to form the source/drain structures from the non-planar transistor fins or to replace the non-planar transistor fins with appropriate materials to form the source/drain structures.
As shown in
The gate dielectric layer 124 may be formed from any well-known gate dielectric material, including but not limited to silicon dioxide (SiO2), silicon oxynitride (SiOxNy), silicon nitride (Si3N4), and high-k dielectric materials such as hafnium oxide, hafnium silicon oxide, lanthanum oxide, lanthanum aluminum oxide, zirconium oxide, zirconium silicon oxide, tantalum oxide, titanium oxide, barium strontium titanium oxide, barium titanium oxide, strontium titanium oxide, yttrium oxide, aluminum oxide, lead scandium tantalum oxide, and lead zinc niobate. Furthermore, the gate dielectric layer 124 can be formed by well-known techniques, such as by depositing a gate electrode material, such as chemical vapor deposition (“CVD”), physical vapor deposition (“PVD”), atomic layer deposition (“ALD”), and then patterning the gate electrode material with well-known photolithography and etching techniques, as will be understood to those skilled in the art.
The gate electrode 126 can be formed of any suitable gate electrode material. In an embodiment of the present disclosure, the gate electrode 126 may be formed from materials that include, but are not limited to, polysilicon, tungsten, ruthenium, palladium, platinum, cobalt, nickel, hafnium, zirconium, titanium, tantalum, aluminum, titanium carbide, zirconium carbide, tantalum carbide, hafnium carbide, aluminum carbide, other metal carbides, metal nitrides, and metal oxides. Furthermore, the gate electrode 126 can be formed by well-known techniques, such as by blanket depositing a gate electrode material and then patterning the gate electrode material with well-known photolithography and etching techniques, as will be understood to those skilled in the art.
A source region and a drain region (not shown) may be formed on opposite sides of the gate electrode 126. In one embodiment, the source and drain regions may be formed by doping the transistor fin 112, as will be discussed. In another embodiment, the source and drain structures may be formed by removing potions of the transistor fin 112 and replacing these portions with appropriate material(s) to form the source and drain structures, as will be discussed.
As illustrated in
The dielectric material layer 142 of
As shown in
In another embodiment, the non-planar transistor fin 112 (see
Once the non-planar transistor fin 112 has been removed, a source/drain structure 182 may be formed in its place, as shown in
In still another embodiment, beginning at
Thus, the non-planar transistor fin spacers 146 may be removed prior to the formation of a source/drain structure. As shown in
An embodiment of one process of forming a non-planar transistor of the present description is illustrated in a flow diagram 200 of
An embodiment of one process of forming a non-planar transistor of the present description is illustrated in a flow diagram 300 of
It is understood that the subject matter of the present description is not necessarily limited to specific applications illustrated in
Having thus described in detail embodiments of the present invention, it is understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description, as many apparent variations thereof are possible without departing from the spirit or scope thereof.
The present application is a Divisional of U.S. patent application Ser. No. 13/993,332, filed on Jun. 12, 2013, entitled “NON-PLANAR TRANSISTORS AND METHODS OF FABRICATION THEREOF”, which is hereby incorporated herein by reference in its entirety and for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
5817580 | Violette | Oct 1998 | A |
7268024 | Yeo et al. | Sep 2007 | B2 |
7384838 | Hsu et al. | Jun 2008 | B2 |
7476578 | Cheng et al. | Jan 2009 | B1 |
7585734 | Kang et al. | Sep 2009 | B2 |
20050148137 | Brask et al. | Jul 2005 | A1 |
20050156171 | Brask et al. | Jul 2005 | A1 |
20060154423 | Fried et al. | Jul 2006 | A1 |
20060189058 | Lee et al. | Aug 2006 | A1 |
20070057325 | Hsu | Mar 2007 | A1 |
20070075342 | Kanemura | Apr 2007 | A1 |
20080265321 | Yu et al. | Oct 2008 | A1 |
20090263949 | Anderson | Oct 2009 | A1 |
20110101455 | Basker et al. | May 2011 | A1 |
20110147828 | Murthy et al. | Jun 2011 | A1 |
20110147842 | Cappellani et al. | Jun 2011 | A1 |
20110210375 | Ikeda et al. | Sep 2011 | A1 |
20110223735 | Yu et al. | Sep 2011 | A1 |
Number | Date | Country |
---|---|---|
2007-250665 | Sep 2007 | JP |
2011-054718 | Mar 2011 | JP |
2011-101002 | May 2011 | JP |
10-2005-0090126 | Sep 2005 | KR |
2011087571 | Jul 2011 | WO |
Entry |
---|
Notice of Allowance received for Taiwan Patent Application No. 101133989, dated Sep. 17, 2015, 2 Pages of Notice of Allowance. |
Office Action received for Taiwan Patent Application No. 101133989, dated Mar. 27, 2015, 4 Pages of Taiwan Office Action and 4 Pages of English Translation. |
Notice of Allowance received for Korean Patent Application No. 10-2014-7007903, dated Jan. 8, 2016, 2 Pages of Notice of Allowance. |
Office Action received for Korean Patent Application No. 10-2014-7007903, dated May 15, 2015, 5 pages of English Translation and 10 pages of Korean Office Action. |
Office Action received for Korean Patent Application No. 10-2014-7007903, dated Nov. 25, 2015, 4 pages of Korean Office Action. |
Office Action received for Korean Patent Application No. 10-2015-7019117, dated Apr. 19, 2016, 4 Pages of Korean Office Action. |
Office Action received for Korean Patent Application No. 10-2015-7019117, dated Oct. 27, 2015, 7 pages of Korean Office Action. |
Office Action received for Taiwan Patent Application No. 104134541, dated Jun. 21, 2016, 5 pages of English Translation and 2 pages of Taiwan Office Action. |
Extended European Search Report received for European Patent Application No. 11872969.8, dated Jul. 15, 2015, 10 Pages. |
Partial Supplementary European Search Report received for European Patent Application No. 11872969.8, dated Mar. 30, 2015, 6 pages. |
Notice of Allowance received for Chinese Patent Application No. 201180073727.7, dated Aug. 25, 2016, 8 pages (4 pages of English Translation and 4 pages of Chinese Notice of Allowance). |
Office Action received for Chinese Patent Application No. 201180073727.7, dated Apr. 25, 2016, 8 Pages of Chinese Office Action. |
Office Action received for Chinese Patent Application No. 201180073727.7, dated Dec. 29, 2015, 8 pages of Chinese Office Action. |
Notice of Allowance received for Japanese Patent Application No. 2014-533271, dated Mar. 1, 2016, 1 page of Notice of Allowance. |
Office Action received for Japanese Patent Application No. 2014-533271, dated Feb. 10, 2015, 2 pages of English Translation and 1 page of Japanese Office Action. |
International Preliminary Report on Patentability and Written Opinion received for PCT Patent Application No. PCT/US2011/054329, dated Apr. 10, 2014, 7 pages. |
International Search Report and Written Opinion received for PCT Patent Application No. PCT/US2011/054329, dated May 11, 2012, 10 pages. |
Final Office Action from U.S. Appl. No. 13/993,332 dated Jan. 20, 2016, 11 pgs. |
Non-Final Office Action from U.S. Appl. No. 13/993,332 dated Jun. 19, 2015, 11 pgs. |
Notice of Allowance from Taiwan Patent Application No. 104134541 dated Nov. 10, 2016, 2 pgs. |
Notice of Allowance from U.S. Appl. No. 13/993,332 dated Apr. 13, 2016, 9 pgs. |
Restriction Requirement from U.S. Appl. No. 13/993,332 dated Mar. 18, 2015, 8 pgs. |
Number | Date | Country | |
---|---|---|---|
20160351716 A1 | Dec 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13993332 | US | |
Child | 15206794 | US |