Claims
- 1. A method of manufacturing a packaged semiconductor device having a chip size package integrally formed with an LSI chip on which an integrated circuit is formed, comprising the steps of:
- (a) forming, on a substrate that forms said package, an electrode to be connected to an electrode of a board on which said packaged semiconductor device is to be mounted;
- (b) bonding an Si wafer to a surface of said substrate opposite to a surface where said electrode is formed;
- (c) forming a predetermined integrated circuit on a surface of said bonded Si wafer opposite to a bonded surface;
- (d) measuring a positional relationship between a position of an electrode of said formed integrated circuit and a position of said electrode formed on said package by using a transmission electromagnetic wave;
- (e) forming at least one through hole at a position set based on the measured positional relationship so as to extend through said LSI chip and said package;
- (f) forming a conductor that connects said electrode of said integrated circuit and said electrode of said package through the formed through hole; and
- (g) cutting said package and said Si wafer that are bonded to each other into a predetermined chip size.
- 2. A method according to claim 1, wherein an ultraviolet beam is used as the transmission electromagnetic wave.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-189240 |
Jul 1996 |
JPX |
|
Parent Case Info
This application is a divisional application of U.S. application Ser. No. 08/893,988 filed on Jul. 16, 1997 and now allowed as U.S. Pat. No. 5,952,712.
US Referenced Citations (16)
Divisions (1)
|
Number |
Date |
Country |
Parent |
893988 |
Jul 1997 |
|