The present disclosure relates to a power module, in particular to a power module with a shorter signal path of a power chip and a method for manufacturing the power module.
A power module with a power chip may be utilized for a variety of electronic devices including power converters, chargers for electric vehicles, uninterruptible power supplies (UPS), etc. Bonding wires are extensively used for the interconnection between the power chip and lead frames or golden fingers on the printed circuit board (PCB) since they are inexpensive and robust. However, as operating frequencies move to and beyond several giga-hertz, the parasitic inductance and the parasitic capacitance induced by the bonding wires can significantly impact the circuit performance and may no longer be negligible. Therefore, the parasitic effects need to be reduced if not eliminated.
The following drawings are to be viewed in conjunction with the embodiments described herein.
The present disclosure will now be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the disclosure are shown. This disclosure may, however, be embodied in many different forms and should not be construed as limited to the exemplary embodiments set fourth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the disclosure to those skilled in the art. Like reference numerals refer to like elements throughout.
As used herein, when a first component is referred to as “connecting” to a second component, it is intended that the first component may be directly connected to the second component or may be indirectly connected to the second component via a third component between them. When a first component is referred to as “disposed to” a second component, it is intended that the first component may be directly disposed to the second component or may be disposed to the second component via a third component between them. The terms “perpendicular,” “horizontal,” “left,” “right,” and similar expressions used herein are merely intended as indicators and not as absolute categories.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and the present disclosure, and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein. The term “and/or” used herein includes any suitable combination of one or more related items listed.
A method for manufacturing a power module is provided by way of example, as there are a variety of ways to carry out the method. The method can begin at step S1.
At step S1, referring to
The first substrate 11 is made of an insulating material having a low coefficient of thermal expansion. In some embodiments, the first substrate 11 is made of the FR-4 material, and the first metal layer 12 and the second metal layer 13 are made of copper.
At step S2, referring to
The third base board 20 includes a third substrate 21, a first conductor layer 22, and a second conductor layer 23. The first conductor layer 22 and the second conductor layer 23 are disposed on opposite sides of the third substrate 21. The first conductor layer 22 is flush with and electrically insulated from the first metal layer 12. The second conductor layer 23 is flush with and electrically insulated from the second metal layer 13.
The third substrate 21 is made of an insulating and heat dissipating material. In some embodiments, the third substrate 21 is made of ceramic, and the first conductor layer 22 and the second conductor layer 23 are made of metal. In some embodiments, the first conductor layer 22 and the second conductor layer 23 are copper foils.
In some embodiments, the step S2 specifically includes the following steps:
Step S21, referring to
Step S22, referring to
Step S23, referring to
Step S24, referring to
Step S25, referring to
At step S3, referring to
In some embodiments, the third metal layer 14 and the fourth metal layer 16 are formed by electroplating. The third metal layer 14 and the fourth metal layer 16 are made of copper.
At step S4, referring to
The first conductive wiring layer 15 includes a first conductive pattern 151 formed from the third metal layer. The first conductive pattern 151 covers the first conductor layer 22. In some embodiments, the first conductive pattern 151 covers without interruption a surface of the first conductor layer 22 facing away from the third substrate 21 and an end face of the insulating material 40 close to the first conductive wiring layer 15.
At step S5, referring to
The power chip 70 may be an insulated gate bipolar transistor (IGBT), a metal oxide semiconductor field effect transistor (MOSFET), a thyristor, a gate turn off thyristor (GTO), a power transistor (GTR), a bipolar junction transistor (BJT), or a single junction transistor (UJT).
The power chip 70 includes a first surface 71 and a second surface 72 opposite to the first surface 71. The power chip 70 further includes a source terminal and a gate terminal on the first surface 71 and a drain terminal on the second surface 72.
The power chip 70 may be fixed on the first conductive pattern 151 by soldering, sintering, or using a conductive paste. In some embodiment, the power chip 70 is fixed on the first conductive pattern 151 via a first conductive paste 60. The first conductive paste 60 is sandwiched between the second surface 72 of the power chip 70 and the first conductive pattern 151. Specifically, the first conductive paste 60 is formed on the first conductive pattern 151 by printing then the power chip is pressed onto the first conductive pattern 151, thereby fixing the power chip 70 to the first conductive pattern 151. In some embodiments, the first conductive paste 60 is a silver or silver-based paste.
At step S6, referring to
The second base board 50 includes a second substrate 51 and a fifth metal layer 52 laminated on the second substrate 51. The second substrate 51 covers the first conductive wiring layer 15 and the power chip 70, infills line gaps in the first conductive wiring layer 15, and is connected with the first substrate 11. The fifth metal layer 52 is on a side of the second substrate 51 facing away from the first conductive wiring layer 15. The second substrate 51 is made of a conventional insulating material for a circuit board, such as the FR-4 material. The fifth metal layer 52 is made of copper. In other embodiments, the first to fifth metal layers may be made of other metal materials.
At step S8, referring to
The first conductive structures 110 penetrate the second substrate 51 and are in contact with and electrically connected with the source terminal and the gate terminal on the first surface 71 of the power chip 70 respectively. The second conductive structure 120 penetrates the second substrate 51 and the first substrate 11 and is in contact with and electrically connected with the first conductive pattern 151, the fifth metal layer, and the second metal layer. The drain terminal of the power chip 70 is electrically connected with the second conductive structure 120 via the first conductive pattern 151.
In some embodiments, the first conductive structures 110 are formed by a method including forming a plurality of first through holes 501 penetrating the second substrate and electroplating the first through holes 501 to form the first conductive structures 110. In some embodiments, the first conductive structures 110 are formed by a method including forming the first through holes 501 and infilling the first through holes 501 with a conductive paste to form the first conductive structures 110.
In some embodiments, the second conductive structure 120 is formed by a method including electroplating a second through hole 502 penetrating the first and second substrates, or infilling the second through hole 502 with a conductive paste.
At step S7, referring to
The second conductive wiring layer 17 includes a second conductive pattern 171 which is formed from the fourth metal layer. The second conductive pattern 171 covers the second conductor layer 23. In some embodiments, the second conductive pattern 171 covers without interruption a surface of the second conductor layer 23 facing away from the third substrate 21 and an end face of the insulating material 40 close to the second conductive wiring layer 17.
At step S8, referring to
The heat sink 80 may be connected with the second conductive pattern 171 by welding, sintering, or using a conductive paste. In some embodiments, the heat sink 80 is fixed on the second conductive pattern 171 through a second conductive paste 81. The second conductive paste 81 is sandwiched between the heat sink 80 and the second conductive pattern 171. Specifically, the second conductive paste 81 is formed on the second conductive pattern 171 by printing, then the heat sink 80 is pressed onto the second conductive paste 81, thereby fixing the heat sink 80 to the second conductive pattern 171. In some embodiments, the second conductive paste 81 is a silver paste.
Heat generated by the power chip 70 is rapidly transferred to an external environment through the first conductive paste 60, the first conductive pattern 151, the third substrate 21, the second conductive pattern 171, and the heat sink 80 which have a high heat conductivity coefficient, thereby improving the heat dissipation efficiency.
Referring to
The first base board 10 includes the first substrate 11, the first conductive wiring layer 15, and the second conductive wiring layer 17. The first conductive wiring layer 15 and the second conductive wiring layer 17 are laminated on opposite sides of the first substrate 11. The first base board 10 defines the opening 101 penetrating the first substrate 11.
The third base board 20 includes the third substrate 21, the first conductor layer 22, and the second conductor layer 23. The first conductor layer 22 and the second conductor layer 23 are laminated on opposite sides of the third substrate 21. The third substrate 21 is accommodated in the opening 101. The first conductor layer 22 and the second conductor layer 23 protrude out of the opening 101. The insulating material 40 infills the gap between the side wall of the opening 101 and the third substrate 21.
The first conductive wiring layer 15 includes the first conductive pattern 151. The first conductive pattern 151 covers the first conductor layer 22. An end of the insulating material 40 extends into the first conductive wiring layer 15 and makes contact with the first conductive pattern 151.
The second conductive wiring layer 17 includes a second conductive pattern 171. The second conductive pattern 171 covers the second conductor layer 23. The insulating material 40 extends into the second conductive wiring layer 17 and makes contact with the second conductive pattern 171.
The power chip 70 is fixed on the first conductive pattern 151 through the first conductive paste 60.
The second base board 50 includes a second substrate 51 and a fifth metal layer 52 laminated on the second substrate 51. The second substrate 51 covers the first conductive wiring layer 15 and the power chip 70, infills line gaps in the first conductive wiring layer 15, and is connected with the first substrate 11. The third conductive wiring layer 53 is on a side of the second substrate 51 facing away from the first conductive wiring layer 15.
The first conductive structures 110 penetrate the second substrate 51 and electrically connect the third conductive wiring layer 53 with the source terminal and the gate terminal on the first surface 71 of the power chip 70. The second conductive structure 120 penetrates the first substrate 11 and the second substrate 51 and electrically connects the first conductive pattern 151, the second conductive wiring layer 17, and the third conductive wiring layer 53. The first conductive structures 110 and the second conductive structure 120 may be conductive holes or conductive pillars.
The arrangement of the first conductive structures 110 and the second conductive structure 120 penetrating the second substrate 51 and electrically connecting the power chip 70 with the third conductive wiring layer 53 significantly shortens a signal path of the power chip 70, and so reduces parasitic phenomena.
The above is only a preferred embodiment of the present disclosure, and is not intended to limit the scope of the present disclosure. Although embodiments of the present disclosure are described above, it is not intended to limit the present disclosure. The present disclosure may be modified or modified to equivalent variations without departing from the technical scope of the present disclosure by any person skilled in the art. Any simple modifications, equivalent changes and modifications made to the above embodiments remain within the scope of the technical solutions of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
202210689225.7 | Jun 2022 | CN | national |