Claims
- 1. A power supply apparatus having an upper arm power semiconductor device, a lower arm power semiconductor device, and a control circuit for turning ON/OFF said upper arm and lower arm power semiconductor devices, wherein:
either one of said upper arm power semiconductor device or said lower arm power semiconductor device sets up low resistance semiconductor zones for the drain of the power transistor, low resistance semiconductor zones for the source of the power semiconductor and gate electrodes on a first plane of the semiconductor chip, and external terminals for the source are connected to a low resistance substrate zone which is a second plane of said semiconductor chip; low resistance ohmic connection is formed by providing a low resistance perforating conductive area between said source low resistance semiconductor zones and said low resistance substrate zone; and a plurality of said low resistance drain zones are provided between first low resistance semiconductors zones for the source arranged near said low resistance perforating conductive zone out of said source low resistance semiconductor zones, second low resistance semiconductor zones for the source arranged apart from said low resistance perforating conductive area being provided between said low resistance drain zones.
- 2. A power supply apparatus according to claim 1, wherein:
said power transistor is a power MOSFET.
- 3. A power supply apparatus according to claim 1, wherein:
said power transistor is a junction type field effect transistor.
- 4. A power supply apparatus according to claim 1, wherein:
on the same chip as said power transistor, an external gate terminal for turning ON said power transistor, a pre-driver transistor which is used to turn OFF said power transistor, and an external input terminal for controlling said pre-driver transistor are installed.
- 5. A power supply apparatus having an upper arm power semiconductor device, a lower arm power semiconductor device and a control circuit for turning ON/OFF said upper arm and lower arm power semiconductor devices, wherein:
either one of said upper arm power semiconductor device or said lower arm power semiconductor device sets up a low resistance semiconductor zone for the drain of the power transistor, a low resistance semiconductor zone for the source of the power semiconductor and gate electrodes on a first plane of the semiconductor chip, and external terminals for the source are connected to a low resistance substrate zone which is a second plane of said semiconductor chip; low resistance ohmic connection is formed by providing a low resistance perforating conductive zone between said source low resistance semiconductor zone and said low resistance substrate zone; and said source low resistance semiconductor zone and said low resistance perforating conductive zone are ohmic-connected through a conductive wire provided in a zone separated by an insulation layer on said drain low resistance semiconductor zone.
- 6. A power supply apparatus according to claim 5, wherein:
said power transistor is a power MOSFET.
- 7. A power supply apparatus according to claim 5, wherein:
said power transistor is a junction type field effect transistor.
- 8. A power supply apparatus according to claim 5, wherein
on the same chip as said power transistor, an external gate terminal for turning ON said power transistor, a pre-driver transistor which is used to turn OFF said power transistor, and an external input terminal for controlling said pre-driver transistor are installed.
- 9. A power supply apparatus having an upper arm power semiconductor device, a lower arm power semiconductor device and a control circuit for turning ON/OFF said upper arm and lower arm power semiconductor devices, wherein:
either one of said upper arm power semiconductor device or said lower arm power semiconductor device sets up low resistance semiconductor zones for the drain of the power transistor, low resistance semiconductor zones for the source of the power semiconductor and a gate electrode on a first plane of the semiconductor chip, and external terminals for the source are connected to a low resistance substrate zone which is a second plane of said semiconductor chip; low resistance ohmic connection is formed by providing a low resistance perforating conductive zone between said source low resistance semiconductor zones and said low resistance substrate zone; and a drain outer terminal is formed in a zone separated by an insulating layer on a transistor active zone in which said gate electrode is formed.
- 10. A power supply apparatus according to claim 9, wherein:
said power transistor is a power MOSFET.
- 11. A power supply apparatus according to claim 9, wherein:
said power transistor is a junction type field effect transistor.
- 12. A power supply apparatus according to claim 9, wherein:
on the same chip as said power transistor, an external gate terminal for turning ON said power transistor, a pre-driver transistor which is used to turn OFF said power transistor, and an external input terminal for controlling said pre-driver transistor are installed.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2001-167561 |
Jun 2001 |
JP |
|
Parent Case Info
[0001] This is a continuation of U.S. patent application Ser. No. 10/067,746, filed Feb. 8, 2002, the entire disclosure of which is incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10067746 |
Feb 2002 |
US |
Child |
10188028 |
Jul 2002 |
US |