This application claims the benefit of Korean Patent Application No. 10-2009-0099217, filed with the Korean Intellectual Property Office on Oct. 19, 2009, the disclosure of which is incorporated herein by reference in its entirety.
1. Technical Field
The present invention relates to a printed circuit board and a manufacturing method thereof.
2. Description of the Related Art
With the recent trend for a high density multi-functional package board having an electro-device, there has been an increasing demand for high density circuit patterns that are formed on a substrate.
According to the related art, circuit patterns are formed on the surface of an insulating layer. However, since the structure is not suitable for high density circuit patterns, a technique of burying circuit patterns in the insulating layer has been introduced. According to the technique, a carrier is prepared, and a circuit pattern is formed over the carrier. And then, the circuit pattern is transferred to an insulating resin.
Here, since a metal barrier is interposed between the carrier and the circuit pattern, there is a limit to simplification of manufacturing processes because the metal barrier has to be etched while the circuit pattern is transferred to the insulating resin. In addition, when a hole is processed in the insulating resin in order to form a via for interlayer connection, a portion of the metal barrier has to be opened, before the hole is processed. In that case, an interlayer accuracy may be deteriorated due to the process of opening a portion of the metal barrier.
An aspect of the present invention provides a method of manufacturing a printed circuit board, which can include: preparing a carrier including a primer resin layer formed thereon; forming a circuit pattern on the primer resin layer; stacking the carrier onto an insulating layer such that the circuit pattern is buried in the insulating layer; removing the carrier; forming a via hole in the insulating layer on which the primer resin layer is stacked; and forming a conductive via in the via hole. The conductive via can be formed by forming a plating layer in the via hole and on the primer resin layer and removing a portion of the plating layer formed over the primer resin layer.
The carrier can be made of metal, and the via hole can be a blind via hole (BVH).
The via hole can be formed by performing a laser processing from a direction of the primer resin layer.
Another aspect of the present invention provides a printed circuit board. The printed circuit board can include: an insulating layer including circuit patterns buried in both sides of the insulating layer; a via electrically connecting the both sides of the insulating layer; a primer resin layer stacked over one side of the insulating layer; and a solder-resist layer covering the primer resin layer.
The via hole can be a blind via hole (BVH).
As the invention allows for various changes and numerous embodiments, particular embodiments will be illustrated in the drawings and described in detail in the written description. However, this is not intended to limit the present invention to particular modes of practice, and it is to be appreciated that all changes, equivalents, and substitutes that do not depart from the spirit and technical scope of the present invention are encompassed in the present invention. In the description of the present invention, certain detailed description of related art is omitted when it is deemed that it may unnecessarily obscure the essence of the invention.
A printed circuit board and a manufacturing method thereof according to certain embodiments of the present invention will be described below in more detail with reference to the accompanying drawings. Those components that are the same or are in correspondence are rendered the same reference numeral regardless of the figure number, and redundant descriptions are omitted.
First, a carrier 20 including a primer resin layer 30 is prepared (S110), and a circuit pattern 44 is formed on the primer resin layer 30 (S120). For that, as shown in
Next, as shown in
Next, as shown in
Then, as shown in
Meanwhile, as shown in
When a 2-layers substrate is needed, two carriers 20 separated from the supporting member 10 may be compressed on upper and lower sides of the insulating layer 50, respectively, as shown in
Next, as shown in
Next, as shown in
Next, a via 85 for interlayer connection is formed in the via hole 52 (S160). A brief description is set forth below.
First, as shown in
Then, plated metal 52 is filled in the via hole 52 by an electro-plating process, as shown in
Next, as shown in
And, as shown in
A printed circuit board manufactured by the processes set forth above is illustrated in
While the spirit of the present invention has been described in detail with reference to particular embodiments, the embodiments are for illustrative purposes only and shall not limit the present invention. It is to be appreciated that those skilled in the art can change or modify the embodiments without departing from the scope and spirit of the present invention.
As such, many embodiments other than those set forth above can be found in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2009-0099217 | Oct 2009 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20040078969 | Kanzawa et al. | Apr 2004 | A1 |
20060284640 | Wang et al. | Dec 2006 | A1 |
20080196934 | Chen et al. | Aug 2008 | A1 |
20080223610 | Choi et al. | Sep 2008 | A1 |
Number | Date | Country |
---|---|---|
101175378 | May 2008 | CN |
Entry |
---|
English translation of the Chinese Office Action issued in Chinese Patent Application No. 200910265769.5 dated Jun. 5, 2012. |
Office Action issued in Chinese Patent Application No. 200910265769.5 dated Mar. 1, 2013. |
Number | Date | Country | |
---|---|---|---|
20110088930 A1 | Apr 2011 | US |