The present invention relates to a printed circuit board and a method for manufacturing the same.
Circuit boards refer to electrical insulating substrates printed with circuit patterns, and are used to mount electronic components thereon.
Recently, among the circuit boards, a thin multi-layer circuit board has been suggested. To manufacture the thin multi-layer circuit board, various attempts of forming a thin support substrate to support the bending of an intermediate central layer during a process for the intermediate central layer have been suggested.
The printed circuit board 10 according to the related art includes multi-layer circuit patterns 4 and 5 formed between a plurality of multi-layer insulating layers 1, and is formed therein with vias 2 and 3 used to connect the circuit patterns 4 and 5 to each other.
In this case, the vias 2 and 3 are filled with conductive paste after a mechanical hole process has been performed, or formed through a plating process after a hole process has been performed through a laser drill scheme.
In this case, the scheme of forming the via 2 by using the conductive paste is employed when the plating scheme may not be employed due to the great size of the via 2. However, the via 2 formed by the conductive paste represents great electrical resistance, so that the transmission signal may have noise. Accordingly, the reliability may be degraded.
Meanwhile, in the case of the via 3 formed through a laser drilling scheme, a hole process is required with respect to each insulating layer 1, so that the economical problem is caused.
The embodiment provides a printed circuit board having a novel structure and a method for manufacturing the same.
The embodiment provides a printed circuit board and a method for manufacturing the same, in which vias are formed through a simple process.
According to the embodiment, there is provided a printed circuit board including a first insulating layer, a second insulating layer on the first insulating layer, and at least one via formed through the first and second insulating layers and having a layer structure. The via includes a first via layer formed through the first insulating layer, a second via layer formed on the first via layer while passing through the second insulating layer, and an adhesive layer between the first and second via layers. The first via layer has a section different from a section of the second via layer.
According to the embodiment, there is provided a method for manufacturing a printed circuit board. The method includes forming a via groove in a via region of each of a plurality of bulk metallic layers to form a via layer, filling a first insulating layer in the via groove of one bulk metallic layer, forming an adhesive layer on a plurality of via grooves of the one bulk metallic layer, arranging the via layer of another bulk metallic layer on the adhesive layer and bonding the bulk metallic layers to each other while filling a second insulating layer into the via groove, and etching the bulk metallic layers to expose the first and second insulating layers.
As described above, according to the present invention, the adhesive property between the copper layer and the insulating layer is improved, and bulk copper is used, so that the heat radiation property can be improved.
In addition, the vias used to connect interlayer circuits to each other are formed between a plurality of insulating layers through an etching process instead of a laser process or a polishing process, so that the process ability can be improved, and the manufacturing cost can be reduced.
Hereinafter, embodiments will be described in detail with reference to accompanying drawings so that those skilled in the art can easily work with the embodiments. However, the embodiments may have various modifications.
However, the present invention can be realized as various modifications, and is not limited to the embodiments.
In the following description, when a predetermined part “includes” a predetermined component, the predetermined part does not exclude other components, but may further include other components if there is a specific opposite description.
The thickness and size of each layer shown in the drawings may be exaggerated, omitted or schematically drawn for the purpose of convenience or clarity. In addition, the size of elements does not utterly reflect an actual size. The same reference numbers will be assigned the same elements throughout the drawings.
In the description of the embodiments, it will be understood that, when a layer (or film), a region, or a plate is referred to as being “on” or “under” another layer (or film), another region, or another plate, it can be “directly” or “indirectly” on the other layer (or film), region, plate, or one or more intervening layers may also be present. Such a position of the layer has been described with reference to the drawings.
The present invention provides a printed circuit board which does not employ a laser drilling scheme when forming a via hole.
Hereinafter, a heat radiating circuit substrate according to the embodiment of the present invention will be described with reference to
Referring to
The printed circuit board includes a plurality of insulating layers 120, 150, 176, and 186, a plurality of vias formed through the insulating layers 120, 150, 176, and 186, and a coverlay 195 to cover the vias.
The insulating layers 120, 150, 176, and 186 include the first insulating layer 120, the second insulating layer 150 formed on the first insulating layer 120, and third and fourth insulating layers 176 and 186 formed on the first insulating layer 176 and under the fourth insulating layer 186, respectively.
The first to fourth insulating layers 120, 150, 176, and 186 may include epoxy insulating resin representing low thermal conductivity (about 0.2 W/mK to about 0.4 W/mk). Alternatively, the first to fourth insulating layers 120, 150, 176, and 186 may include poly imide resin representing high thermal conductivity. In addition, the first to fourth insulating layers 120, 150, 176, and 186 may include the same material. Alternatively, the first to fourth insulating layers 120, 150, 176, and 186 may include materials different from each other.
In addition, the first to fourth insulating layers 120, 150, 176, and 186 are formed by filling adjacent vias with a predetermined material, and have sectional shapes varied according to the shapes of the vias.
The vias may be spaced apart from each other, and may include through vias formed by perforating from the top surface of the printed circuit board to the bottom surface of the printed circuit board.
Each via has a layer structure including a plurality of layers.
Each via includes a first via layer formed by perforating the first insulating layer 120, a second via layer 140 formed through the second insulating layer 150 and aligned with the first via layer 110, and third and fourth via layers 170 and 180 formed on the first via layer 110 and under the second via layer 140, respectively, by perforating the third and fourth insulating layers 176 and 186, respectively.
In this case, although the present invention has been described in that the printed circuit board is limited to a multi-layer structure having four insulating layers 120, 150, 176, and 186, so that the vias are formed in a four layer-structure, the vias may be designed as many as the number of the insulating layers 120, 150, 176, and 186. In addition, the vias has the layer structure having layers, the number of which is fewer than the number of the insulating layers 120, 150, 176, and 186, so that the shape of the filled via can be represented instead of the shape of the through via.
Hereinafter, the via having a four-layer structure will be described.
The first via layer 110 is formed at the central region of the printed circuit board, and has a sectional shape gradually enlarged toward the lower portion thereof.
The second via layer 140 extends from the top surface of the first via layer 110, and has a sectional shape gradually enlarged toward the upper portion thereof.
The third via layer 170 may be formed on the second via layer 140, and may have the same shape as that of the second via layer 140. The fourth via layer 180 may be formed under the first via layer 110, and may have the same shape as that of the first via layer 110.
In other words, the plural layer structure may have a symmetric structure about the central region.
The first to fourth via layers 110, 140, 170, and 180 may include the same material.
Preferably, the first to fourth via layers 110, 140, 170, and 180 may include copper which is a conductive material representing superior heat radiation property.
Meanwhile, a plurality of adhesive layers 131, 161, and 191 may be formed between the via layers.
The adhesive layers 131, 161, and 191 include the first adhesive layer 131 formed between the first and second via layers 110 and 140, the second adhesive layers 161 formed between the second and third via layers 140 and 170 and between the first and fourth via layers 110 and 180, respectively, and the third adhesive layers 191 formed on the surface of the third via layer 170, which is exposed through the top surface of the printed circuit board, and formed on the surface of the fourth via layer 180, which is exposed through the bottom surface of the printed circuit board.
The adhesive layers 131, 161, and 191 may include the same material, and used to bond a plurality of via layers formed through different processes to each other. The adhesive layers 131, 161, and 191 may include the same material as that of the via layers.
In other words, the adhesive layers 131, 161, and 191 may include the alloy containing copper.
The printed circuit board is provided on the top and bottom surfaces thereof with coverlays 195, and portions of vias are exposed from the coverlay 195 to form pads 198 and 199.
The pads 198 and 199 may include the alloy containing metal such as silver, gold, nickel or palladium, and include the inner lead 198 formed on a surface having a chip to be formed thereon and the outer lead 199 formed on a rear surface provided in opposition to the surface having the chip to be formed thereon.
A solder paste 220 is coated on the exposed top surface of the via, and the device chip 200 is mounted on the solder paste 220.
The device chip 200 may include a semiconductor chip, a light emitting diode chip, and other driving chips. In addition, the device chip 200 is electrically connected to the inner lead 198 through a wire 210.
The device chip 200 is molded by a resin 230 so that the device chip 200 can be protected from the outside.
Hereinafter, a method for manufacturing the printed circuit board of
First, as shown in
The first bulk metallic plate 111 may include a copper plate having a thickness greater than that of each via layer.
Next, a first insulating groove 115 is formed by etching a space between the vias except for the region for the formation of the via as shown in
The first insulating groove 115 may be formed by performing a wet etching scheme after a resist pattern is formed on the copper plate 111, and may have a curved section.
Therefore, a protrusion constituting the first via layer 110 is formed between the first insulating grooves 115.
Next, as shown in
Next, as shown in
The first metallic layer 130 may be formed by depositing copper through an aerosol deposition scheme. In other words, mixture of the copper and gas is aerosolized and sprayed on the first via layer 110 and the first insulating layer 120 through a nozzle, thereby forming the first metallic layer 130.
When the aerosol deposition is performed in order to form he metallic layer 130, deposition is achieved at a room temperature instead of a high temperature.
Next, as shown in
In this case, the first metallic layer 130 may be etched through a wet etching process after the resist pattern has been formed. In this case, the first adhesive layer 131 has a surface extending to the upper portion of the first insulating layer 120 so that the first adhesive layer 131 has a surface wider than the top surface of the first via layer 110.
Next, as shown in
Subsequently, as shown in
Next, as shown in
Each second metallic layer 160 is formed by using a copper layer through an aerosol deposition scheme as shown in
The second adhesive layer 161 has an area wider than that of the first adhesive layer 131 due to the shapes of the first and second via layers 110 and 140.
Subsequently, a multi-layer structure of
In the multi-layer structure of
The third adhesive layers 191 may have the same shape as that of the second adhesive layers 161, and have areas extending to the upper portions of the third and fourth insulating layers 176 and 186.
Subsequently, areas in which the inner lead 198, the outer lead 199, and the device chip 200 are formed are exposed and the coverlay 195 is formed.
The coverlay 195 may include solder resist or a dry film.
Next, the inner lead 198 and the outer lead 199 are formed by plating the exposed surfaces of the coverlay 195. The inner lead 198 and the outer lead 199 may include the alloy containing metal such as silver, gold, nickel, or palladium, and may be subject to plating, so that the inner lead 198 and the outer lead 199 may have a multi-layer structure.
As shown in
As shown in
As described above, when forming a multi-layer via in the printed circuit board having a multi-layer insulating layer, the via is formed through the etching process, so that the cost can be reduced. In addition, the adhesive layer is formed between via layers, so that an adhesive strength and a signal characteristic can be ensured.
Although exemplary embodiments of the present invention have been described for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2011-0042157 | May 2011 | KR | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/KR2012/003236 | 4/26/2012 | WO | 00 | 11/4/2013 |