Claims
- 1. A method of fabricating a capacitor, said method comprising the steps of:
- providing a substrate having a first electrode, and a precursor containing a plurality of metals in effective amounts for forming a layered superlattice material upon thermal treatment of said precursor;
- applying said precursor to said substrate;
- rapid thermal processing said precursor on said substrate in an oxygen-containing environment to form a layered superlattice material containing said metals on said substrate;
- furnace annealing said substrate subsequent to said step of rapid processing; and
- forming a second electrode on said layered superlattice material after said step of furnace annealing to form a capacitor, and subsequently performing a second furnace anneal
- 2. A method as in claim 10 and further comprising the steps of patterning said capacitor and subsequently performing a third furnace anneal.
- 3. A method of fabricating a capacitor comprising the steps of:
- providing a first electrode and a precursor containing a metal;
- applying said precursor to said first electrode;
- annealing said precursor in a first anneal process to form a layered superlattice material;
- forming a second electrode on said layered superlattice material to form a capacitor comprising said layered superlattice material between said first and second electrodes; and
- annealing said superlattice material and second electrode in a second anneal process.
- 4. A method as in claim 3 and further comprising the steps of patterning said capacitor and annealing said capacitor in a third anneal process.
- 5. A method as in claim 4 wherein said first anneal process is performed at a first temperature, and each of said second and third anneal processes are performed at a temperature lower than said first temperature.
Parent Case Info
This application is a divisional of U.S. patent application Ser. No. 08/065,656, now allowed, filed May 21, 1993, which is a continuation-in-part of U.S. patent application Ser. No. 07/981,133 filed Nov. 24, 1992 and Ser. No. 07/965,190 filed Oct. 23, 1992 which in turn are continuations-in-part of U.S. patent application Ser. No. 07/807,439 filed Dec. 13, 1991, now abandoned, which is a continuation-in-part of U.S. patent application Ser. No. 07/660,428 filed Feb. 25, 1991, abandoned.
US Referenced Citations (3)
Non-Patent Literature Citations (1)
Entry |
"Process Optimization And Characterization of Device Worthy Sol-Gel Based PET For Ferroelectric Memories," Melnick, et al., Ferroelectrics, 1990. vol. 109. pp. 1-23. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
65656 |
May 1993 |
|
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
981133 |
Nov 1992 |
|
Parent |
807439 |
Dec 1991 |
|
Parent |
660428 |
Feb 1991 |
|