This application claims the benefit of priority from Japanese Patent Application No. 2011-40464 filed on Feb. 25, 2011, the entire contents of which are incorporated herein by reference.
Embodiments relate to a semiconductor device and a method for manufacturing the same.
A nitride semiconductor has features including a high saturation electron velocity, a wide band gap, and the like and, therefore, may be applied to a high-breakdown voltage and high-output semiconductor device. For example, the band gap of GaN serving as a nitride semiconductor is larger than the band gap of Si (1.1 eV) and the band gap of GaAs (1.4 eV) and is, for example, 3.4 eV, so that GaN has a high breakdown field strength. Consequently, GaN may be used as a material of a power device for a power supply to perform a high-voltage operation and produce a high output.
Related art is disclosed in Japanese Laid-open Patent Application No. 53-1859, Japanese Laid-open Patent Application No. 2005-251910, Japanese Laid-open Patent Application No. 61-288434, and Japanese Laid-open Patent Application No. 2007-12699.
According to one aspect of the embodiments, a method for manufacturing a semiconductor device, includes: placing a seal layer including a connection conductive film on the surface so that the connection conductive film is in contact with an electrode of a semiconductor element and a lead; electrically coupling the electrode and the lead through the connection conductive film; and sealing the semiconductor element by the seal layer.
Additional advantages and novel features of the invention will be set forth in part in the description that follows, and in part will become more apparent to those skilled in the art upon examination of the following or upon learning by practice of the invention.
In packaging of a nitride semiconductor element, connection between electrodes is performed by a wire bonding method using a metal wire. Since a large current passes in the nitride semiconductor element, connection is performed by using a plurality of metal wires. Therefore, a process time may increase. When a long wire is used or there are many metal wire connection places, the on resistance of the nitride semiconductor element may increase and the power supply efficiency may be reduced. When connection between electrodes is performed by the wire bonding method, the package of the nitride semiconductor element may not become low-profile sufficiently.
In the drawings described below, for the sake of convenience, sizes and thicknesses may be indicated on different scales.
In the operation S1 illustrated in
As illustrated in
When the AlGaN/GaN HEMT is operated, a two-dimensional electron gas (2DEG) is generated in the vicinity of the interface of the electron transit layer 2b to the electron supply layer 2d, for example, the intermediate layer 2c. The 2DEG may be generated based on a difference between the lattice constant of a compound semiconductor of the electron transit layer 2b, e.g., GaN, and the lattice constant of a compound semiconductor of the electron supply layer 2d, e.g., AlGaN.
On the Si substrate 1, AlN having a film thickness of about 0.1 μm, i (intentionally undoped)-GaN having a film thickness of about 3 μm, i-AlGaN having a film thickness of about 5 nm, n-AlGaN having a film thickness of about 30 nm, and n-GaN having a film thickness of about 10 nm are formed sequentially. These compound semiconductors may be generated by, for example, a metal organic vapor phase epitaxy (MOVPE) method. A molecular beam epitaxy (MBE) method or the like may be used instead of the MOVPE method. The buffer layer 2a, the electron transit layer 2b, the intermediate layer 2c, the electron supply layer 2d, and the cap layer 2e are formed.
Regarding the growth condition of AlN, GaN, AlGaN, and GaN, a mixed gas of a trimethyl aluminum gas, a trimethyl gallium gas, and an ammonium gas may be used as the raw material gas. The presence or absence of supply and the flow rates of the trimethyl aluminum gas serving as an Al source and the trimethyl gallium gas serving as a Ga source may be specified in accordance with the growing compound semiconductor layer. The flow rate of the ammonia gas serving as the common raw material may be about 100 ccm to 10 LM. The growth pressure may be about 50 Torr to 300 Torr. The growth temperature may be about 1,000° C. to 1,200° C.
When GaN and AlGaN are generated as the n-type, for example, a SiH4 gas including Si serving as an n-type impurity is added to the raw material gas at a certain flow rate, so that GaN and AlGaN are doped with Si. The concentration of Si doping may be about 1×1018/cm3 to about 1×1020/cm3, for example, about 5×1018/cm3.
As illustrated in
As illustrated in
The positions to be provided with electrodes of the cap layer 2e are removed through dry etching using the resist mask until the surface of the electron supply layer 2d is exposed. The electrode recesses 2A and 2B for exposing the positions to be provided with electrodes on the surface of the electron supply layer 2d are formed. An inert gas, e.g., Ar, and a chlorine based gas, e.g., Cl2, may be used as an etching gas. As for the etching condition, for example, the flow rate of Cl2 is set at 30 sccm, the pressure is set at 2 Pa, and the RF input electric power is set at 20 W. The electrode recesses 2A and 2B may be formed by etching the cap layer 2e in partway or be formed by etching up to the electron supply layer 2d or more. The resist mask is removed by an ashing treatment or the like.
A resist mask to form the source electrode and the drain electrode is formed. For example, a canopy structure two-layer resist suitable for an evaporation method and a lift-off method may be used. The canopy structure two-layer resist is applied to the compound semiconductor laminate structure 2 and, thereby, the openings to expose the electrode recesses 2A and 2B are formed. Consequently, the resist mask having the openings is formed. An electrode material, e.g., Ta/Al, is deposited on the resist mask and in the openings to expose the electrode recesses 2A and 2B by, for example, the evaporation method using the resist mask. The thickness of Ta may be about 20 nm, and the thickness of Al may be about 200 nm. The resist mask and Ta/Al deposited thereon are removed by the lift-off method. The Si substrate 1 is heat-treated in, for example, a nitrogen atmosphere at a temperature of 400° C. to 1,000° C., for example, about 600° C. and remaining Ta/Al comes into ohmic contact with the electron supply layer 2d. Ohmic contact may be established without the heat treatment. The source electrode 4 and the drain electrode 5, in which the electrode recesses 2A and 2B are filled with a part of the electrode material, are formed.
As illustrated in
The cap layer 2e and a part of the electron supply layer 2d corresponding to the positions to be provided with the electrode are removed through dry etching using the resist mask. Consequently, the electrode recess 2C is formed by digging the cap layer 2e and a part of the electron supply layer 2d. An inert gas, e.g., Ar, and a chlorine based gas, e.g., Cl2, may be used as an etching gas. As for the etching condition, for example, the flow rate of Cl2 is set at 30 sccm, the pressure is set at 2 Pa, and the RF input electric power is set at 20 W. The electrode recess 2C may be formed by etching the cap layer 2e in partway or be formed by etching up to a deeper place of the electron supply layer 2d. The resist mask is removed by an ashing treatment or the like.
As illustrated in
Deposition of Al2O3 may be performed by, for example, a plasma CVD method, a sputtering method, or the like instead of the ALD method. As for the gate insulating film 6, a nitride or an oxynitride of Al may be used instead of Al2O3. Oxides, nitrides, or oxynitrides of Si, Hf, Zr, Ti, Ta, or W may be used, or a multilayer structures selected from these materials may be used.
As illustrated in
An electrode material, e.g., Ni/Au, is deposited on the resist mask and in the opening to expose the electrode recess 2C portion of the gate insulating film 6 by, for example, the evaporation method using the resist mask. The thickness of Ni may be about 30 nm, and the thickness of Au may be about 400 nm. The resist mask and Ni/Au deposited thereon are removed by the lift-off method. The electrode recess 2C is filled with a part of the electrode material with the gate insulating film 6 therebetween to form the gate electrode 7.
An interlayer insulating film is formed, a wiring coupled to the source electrode 4, the drain electrode 5, or the gate electrode 7 is formed, an upper layer serving as a protective film is formed, and a connection electrode exposed at the outermost surface is formed, so that the AlGaN/GaN HEMT is formed.
A MIS type AlGaN/GaN HEMT having the gate insulating film 6 may be formed. A Schottky type AlGaN/GaN HEMT may be formed, in which the gate electrode 7 having no interlayer insulating film 6 is in direct contact with the compound semiconductor laminate structure 2. A gate recess structure in which the gate electrode 7 is formed in the electrode recess 2C may not be adopted. The gate electrode may be formed on the compound semiconductor laminate structure 2, which has no recess, with a gate insulating film therebetween or directly.
In the operation S2, each compound semiconductor element, for example, a compound semiconductor chip, is cut from the Si substrate including the AlGaN/GaN HEMT manufactured in the operation S1. The Si substrate is diced along a dicing line provided on the substrate by using, for example, a certain laser and each compound semiconductor element is cut.
In order to make the semiconductor package low-profile, there is a difference in height between the surface of the lead frame 11 and the surface of the source lead 11a. There is a difference in height between the back of the lead frame 11 and the back of the source lead 11a. The compound semiconductor element 10 is disposed on the lead frame 11 and, therefore, a difference in height between the surfaces of the lead frame 11 and the source lead 11a may be reduced. There is a difference in height between the surface of the lead frame 11 and the surface of the gate lead 11b. There is a difference in height between the back of the lead frame 11 and the back of the gate lead 11b. The compound semiconductor element 10 is disposed on the lead frame 11 and, therefore, a difference in height between the surfaces of the lead frame 11 and the gate lead 11b may be reduced. There is a difference in height between the surface of the lead frame 11 and the surface of the drain lead 11c integrated with the lead frame 11. There is a difference in height between the back of the lead frame 11 and the back of the drain lead 11c. The compound semiconductor element 10 is disposed on the lead frame 11 and, therefore, a difference in height between the surfaces of the lead frame 11 and the drain lead 11c may be reduced.
As illustrated in
As illustrated in
The auxiliary layers 13a, 13b, 13c, and 13d are formed with the vacuum laminator without generating voids and the like. The vacuum laminator treats a plurality of lead frames in one operation and, therefore, the productivity may be improved. The resin film 13 may be cured completely.
The auxiliary layers 13a, 13b, 13c, and 13d may be formed by other methods. For example, a resin may be applied to an optional position with a jet dispenser produced by Musashi Engineering, Inc. The jet dispenser may coat even a place having a large area and a surface with a height difference in a short time.
As illustrated in
As illustrated in
As illustrated in
The connection electrically conductive film may be formed by a plating method. A plating seed electrode is formed on the surface of the insulating resin 23, and a resist is applied to the seed electrode. An opening is formed at a position to be provided with the connection electrically conductive film of the resist and a part of the seed electrode is exposed. For example, a Cu electrolytic plating layer having a thickness of about 10 μm to 30 μm is formed on the seed electrode in the opening by an electrolytic plating treatment. The resist is peeled and the electrolytic plating layer is etched. A Ni/Au electroless plating layer is formed on the electrolytic plating layer by an electroless plating treatment. For example, Ni may have a thickness of about 2 μm to 5 μm, and Au may have a thickness of about 0.01 μm to 0.5 μm. Consequently, the connection electrically conductive film having a laminate structure of Cu/Ni/Au is formed.
As illustrated in
In this state, as illustrated in
The connection electrically conductive film 24 including the wide electrically conductive films 24a to 24d and having a large area becomes electrically continuous, so that the connection resistance may be reduced and a large current may pass. The auxiliary layers 13a, 13b, 13c, and 13d are formed in advance in such a way as to fill the gaps between the lead frame 11 and the individual leads 11a to 11d, and the connection electrically conductive film 24 is coupled to the auxiliary layer. The surface shape of the seal layer 20, which may reduce the connection distances between the electrodes and the number of connection places, is formed into the shape corresponding to surface height differences in the lead frame 11 side and, therefore, a low-profile semiconductor package is manufactured by filling the connection electrically conductive film 24 into the seal layer 20. Connection between the individual electrodes and sealing of the compound semiconductor element 10 by the mold resin are performed in one operation and, thereby, the process may be reduced.
The connection resistance between the electrodes is reduced, the connection distances between the electrodes or the number of connection places is reduced, and a low-profile semiconductor package is manufactured in a reduced process.
The power supply device includes a high-voltage primary circuit 31, a low-voltage secondary circuit 32, and a transformer 33 disposed between the primary circuit 31 and the secondary circuit 32. The primary circuit 31 includes an alternating-current power supply 34, a so-called bridge rectifier circuit 35, and a plurality of, for example, four switching elements 36a, 36b, 36c, and 36d. The bridge rectifier circuit 35 includes a switching element 36e. The secondary circuit 32 includes a plurality of, for example, three switching elements 37a, 37b, and 37c.
The switching elements 36a, 36b, 36c, 36d, and 36e of the primary circuit 31 may be, for example, the compound semiconductor element AlGaN/GaN HEMT manufactured in the operation S1 illustrated in
The connection resistance between the electrodes is reduced, the connection distances between the electrodes or the number of connection places is reduced, and a low-profile semiconductor package is used for the high-voltage circuit. Consequently, a power circuit exhibiting high reliability and having a large power may be provided.
The high-frequency amplifier includes a digital predistortion circuit 41, mixers 42a and 42b, and a power amplifier 43. The digital predistortion circuit 41 compensates an input signal for nonlinear distortion. The mixer 42a performs mixing of the input signal compensated for nonlinear distortion and the alternating-current signal. The power amplifier 43 amplifies the input signal mixed with the alternating-current signal and includes, for example, the compound semiconductor element AlGaN/GaN HEMT manufactured in the operation S1 illustrated in
The connection resistance between the electrodes is reduced, the connection distances between the electrodes or the number of connection places is reduced, and a low-profile semiconductor package is used for the high-frequency amplifier. Consequently, a high-frequency amplifier exhibiting high-reliability and having a high-breakdown voltage may be provided.
Example embodiments of the present invention have now been described in accordance with the above advantages. It will be appreciated that these examples are merely illustrative of the invention. Many variations and modifications will be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
2011-040464 | Feb 2011 | JP | national |