The present invention relates to semiconductor devices, such as transistors. More particularly, this invention relates to metal-insulator-semiconductor (MIS) contacts for semiconductor devices and methods for forming such contacts and semiconductor devices.
As manufacturers strive to meet current demands for semiconductor device performance, the interfaces between layers or components within the devices are becoming increasingly important and are currently inhibiting the optimization of device performance. One example of such an interface is that between the source and drain regions of metal-oxide-semiconductor field-effect transistors (MOSFETs) and the contacts formed to make electrical connections to them.
When metals are directly deposited on a semiconductor substrate (e.g., silicon) to form contacts for devices, the Fermi level of the metal typically gets pinned in such a way that it is favorable for lowering contact resistivity on either N-type or P-type, but unfavorable for the other. In the case of silicon, the Fermi level for most of the metals gets pinned 0.66 eV below the conduction band. For making low resistivity contacts to N-type silicon, a low work function metal is desired, while contacts to P-type silicon generally require high work function metals. Insulators, such as titanium oxide, have been inserted between the metal and the semiconductor material (i.e., a MIS contact) to de-pin the Fermi level. However, in practice, the de-pinning does not work well for reactive metals, such as titanium. These metals can affect the composition of insulator and render de-pinning ineffective.
Alternatively, other conductors, such a titanium nitride and nickel, may be used which are less reactive with the insulating material. Although this allows appropriate de-pinning to be achieved, the resistance of the stack of materials, particularly the insulating material, may limit the applications of such contacts.
To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. The drawings are not to scale and the relative dimensions of various elements in the drawings are depicted schematically and not necessarily to scale.
The techniques of the present invention can readily be understood by considering the following detailed description in conjunction with the accompanying drawings, in which:
A detailed description of one or more embodiments is provided below along with accompanying figures. The detailed description is provided in connection with such embodiments, but is not limited to any particular example. The scope is limited only by the claims, and numerous alternatives, modifications, and equivalents are encompassed. Numerous specific details are set forth in the following description in order to provide a. thorough understanding. These details are provided for the purpose of example and the described techniques may be practiced according to the claims without some or all of these specific details. For the purpose of clarity, technical material that is known in the technical fields related to the embodiments has not been described in detail to avoid unnecessarily obscuring the description.
The term “horizontal” as used herein will be understood to be defined as a plane parallel to the plane or surface of the substrate, regardless of the orientation of the substrate. The term “vertical” will refer to a direction perpendicular to the horizontal as previously defined. Terms such as “above”, “below”, “bottom”, “top”, “side” (e.g. sidewall), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane. The term “on” means there is direct contact between the elements. The term “above” will allow for intervening elements.
Embodiments described herein provide metal-insulator-semiconductor (MIS) contacts for semiconductor devices, such as transistors. In sonic embodiments, a thin (e.g., 0.1-2.0 nm) “interface” layer is firmed between the insulating material and the conductive material/metal of the MIS contact. The interface layer may be formed using a deposition method, such as physical vapor deposition (PVD), while in some embodiments, the interface layer is formed using a plasma treatment performed on the upper surface of the insulating material.
In some embodiments, when the metal is reactive with the insulating material, the interface layer serves as a barrier to protect the insulating material and thus preserve the de-pinning effect of the MIS contact. As an example, when the insulating material is titanium oxide and the reactive metal is titanium, the interface layer may include titanium nitride and/or nickel deposited on the insulating layer using PVD, atomic layer deposition (ALD), etc. As another example of a barrier interface layer, the top surface of the insulating material may be exposed to a plasma, such as a nitrogen plasma, to form the barrier interface layer within the upper-most portion of the insulating material (e.g., a thin layer of nitrogen-doped titanium oxide).
In some embodiments, when the metal is not reactive with the insulating material and would otherwise result in a contact with an undesirably high resistance, the interface layer essentially lowers the resistance of the stack. As an example, when the insulating material is titanium oxide and the non-reactive metal is titanium nitride or nickel, the interface layer may include titanium and/or aluminum
As shown in
Although not shown, it should be understood that the formation of the insulating layer 104 (as well as that of the other layers/components described below) may be performed in combination with a photolithography/etching process, as is commonly understood. As a result, the insulating layer 104 may be formed only above selected portions of the substrate 100.
Referring to
However, in some embodiments, the interface layer 108 is formed by performing a plasma treatment on the upper surface 106 of the insulating layer 104. An example of such a plasma treatment is an exposure to nitrogen radicals (e.g., using a remote plasma source, using between about 1.5 kilowatts (kW) and about 2.0 kW of power, with a nitrogen flow rate of about 120 standard cubic centimeters per minute (sccm)). In some embodiments, the interface layer is formed by exposing a titanium oxide insulating layer (e.g., insulating layer 104) to nitrogen radicals which causes a thin layer (e.g., 0.1-0.5 nm) of nitrogen-doped titanium oxide to be formed at (or in) the upper surface 106 of the insulating layer 104. In such embodiments, an upper surface 110 of the interface layer 108 may be congruent with the upper surface 106 of the insulating layer 104.
Referring now to
The formation of the metallic layer 112 may substantially complete the formation of a MIS contact (e.g., for making an electrical connection to a source of drain region formed within the substrate 100), as is commonly understood.
In some embodiments, the interface layer 108 serves as a barrier between the insulating layer 104 and the metallic layer 112. More specifically, in some embodiments, the interface layer 108 prevents the material of the metallic layer 112 from reacting with the material of the insulating layer 104 if the materials tend to react with one another. For example, in some embodiments, the insulating layer 104 includes (or is made of) titanium oxide and the metallic layer 112 includes titanium. In such embodiments, if the titanium of the metallic layer 112 is deposited directly on the titanium oxide of the insulating layer 104, the titanium may react with the titanium oxide, thus resulting in the de-pinning of the MIS contact ineffective. The inclusion of the interface layer 108, such as one made of titanium nitride (e.g., formed via, deposition) or nitrogen-doped titanium oxide (e.g., formed via a plasma treatment of the insulating layer 104), may prevent this reaction from taking place, and thus preserve the de-pinning effect of the MIS contact.
In some embodiments, the interface layer 108 serves to lower the effective series resistance of the MIS contact. More specifically, in some embodiments, the interface layer 108 decreases the resistance of the MIS contact when the material of the metallic layer 112 is generally not reactive with the material of the insulating layer 104. For example, in some embodiments, the insulating layer 104 includes (or is made of) titanium oxide and the metallic layer 112 includes titanium nitride, nickel, or a combination thereof in such embodiments, if the titanium nitride and/or nickel of the metallic layer 112 is deposited directly on the titanium oxide of the insulating layer 104, the effective series resistance of the MIS contact may be undesirably high. The inclusion of the interface layer 108, such as one made of titanium, aluminum, or a combination thereof, may lower the effective series resistance of the MIS contact by, for example, providing a thin layer of material (i.e., the interface layer) which is more reactive with the material of the insulating material 104 than the material of the metallic layer 112.
Referring to
The device 500 also includes contacts 510 and 512 respectively formed above the source region 504 and the drain region 506. The contacts 510 and 512 may be MIS contacts formed in a manner similar to that described above (e.g., after the formation of the source region 504 and the drain region 506). Further, the device 500 includes a dielectric material (e.g., an interlayer dielectric layer) 514 formed (e.g., via PVD, etc.) above the substrate 500 through which conductive vias (e.g., made of copper) 516 and 518 have been formed, which are electrically connected to the contacts 510 and 512, respectively.
As shown in
As shown in
Thus, based on the data shown in
As a result, in some embodiments, the inclusion of the interface layer allows for metals to be used in MIS contacts which would otherwise not be suitable due to reactivity of those metals with the insulating layer, which often render the de-pinning of the MIS contact ineffective. Also, in some embodiments, the interface layer allows for materials to be used that are not reactive with the insulating layer, but would otherwise result in undesirably high series resistance.
Thus, a wider range of materials may be used in MIS contacts. Additionally, the interface layer may allow a wider range of processes and processing conditions to be used for the formation of the various layers, particularly the insulating layer. Further, the interface layer may improve the adhesion of the metal to the insulating layer.
At block 804, a source region and a drain region are formed on (or in) the substrate. The source region and the drain region may be formed in the substrate via, for example, implanting (or doping) N-type (or P-type) impurities into the substrate, as is commonly understood.
At block 806, a gate electrode (or gate stack) is formed above (or on) the substrate between the source region and the drain region. The gate electrode may include a gate conductor (e.g., made of polycrystalline silicon) formed over a gate dielectric layer (e.g., silicon oxide).
At block 808, a contact is formed over at least one of the source region and the drain region (e.g., a contact may be formed over each). The contact(s) includes an insulating layer, an interface layer formed above the insulating layer, and a metallic (or contact) layer formed above the interface layer.
In some embodiments, the insulating layer includes (or is made of) an insulating material such as metal oxide or a nitride, such as titanium oxide, hafnium oxide, aluminum oxide, zirconium oxide, silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof. The insulating layer may be formed using, for example, PVD, ALD, PEALD, CVD, PECVD, or a combination thereof.
In some embodiments, the interface layer includes (or is made of) titanium, titanium nitride, aluminum, nitrogen-doped titanium oxide, or a combination thereof In some embodiments, the interface layer is formed by depositing a material (e.g., titanium nitride or titanium) on the upper surface of the insulating layer using, for example, PVD, ALD, PEALD, CVD, PECVD, or a combination thereof. In some embodiments, the interface layer is formed by performing a plasma treatment on the upper surface of the insulating layer. An example of such a plasma treatment is an exposure to nitrogen radicals (e.g., using a remote plasma source), which results in a thin layer of nitrogen-doped material (e.g., nitrogen-doped titanium oxide) at the top of the insulating layer.
As described above, in some embodiments, the interface layer serves as a barrier between the insulating layer and the metallic layer, while in some embodiments, the interface layer serves to lower the effective series resistance between the insulating layer and the metallic layer.
The metallic layer includes (or is made of) titanium, titanium nitride, aluminum, or a combination thereof and may be formed using any suitable deposition method, such as PVD, ALD, PEALD, CVD, PECVD, or a combination thereof. In some embodiments, the insulating layer, the interface layer, and the metallic layer jointly form a MIS contact. As described above, additional processing steps may be performed on the substrate to complete the formation of a semiconductor device (e.g., a MOSFET), such as the formation of a dielectric layer above the substrate and the formation of conductive vias extending through the dielectric layer. At block 810, the method 800 ends.
Thus, in some embodiments, semiconductor devices and methods for forming a semiconductor device are provided. A semiconductor substrate is provided. A source region and a drain region are formed on the semiconductor substrate. A gate electrode is formed between the source region and the drain region. A contact is formed above at least one of the source region and the drain region. The contact includes an insulating layer formed above the semiconductor substrate, an interface layer formed above the insulating layer, and a metallic layer formed above the interface layer. The interface layer is operable as a barrier between a material of the insulating layer and a material of the metallic layer, reduces the electrical resistance between the material of the insulating layer and the material of the metallic layer, or a combination thereof.
In some embodiments, semiconductor devices and methods for forming semiconductor device are provided. A semiconductor substrate is provided. A source region and a drain region are formed on the semiconductor substrate. A gate electrode is formed between the source region and the drain region. A contact is formed above at least one of the source region and the drain region. The contact includes an insulating layer formed above the semiconductor substrate. The insulating layer includes titanium oxide. An interface layer is formed above the insulating layer. The interface layer includes at least one of titanium nitride, nitrogen-doped. titanium oxide, nickel, or a combination thereof. A metallic layer is formed above the interface layer. The metallic layer includes titanium. The interface layer is operable as a barrier between a material of the insulating layer and a material of the metallic layer
In some embodiments, semiconductor devices and methods for forming a semiconductor device are provided. A semiconductor substrate is provided. A source region and a drain region are formed on the semiconductor substrate. A gate electrode is formed between the source region and the drain region. A contact is formed above at least one of the source region and the drain region. The contact includes an insulating layer formed above the semiconductor substrate. The insulating layer includes titanium oxide. An interface layer is formed above the insulating layer. The interface layer includes at least one of titanium, aluminum, or a combination thereof. A metallic layer is formed above the interface layer, The metallic layer includes at least one of titanium nitride, nickel, or a combination thereof. The interface layer reduces the electrical resistance between the material of the insulating layer and the material of the metallic layer.
Although the foregoing examples have been described in some detail for purposes of clarity of understanding, the invention is not limited to the details provided. There are many alternative ways of implementing the invention. The disclosed examples are illustrative and not restrictive.