This application claims priority from Japanese Patent Application No. 2005-284022, the content of which is incorporated herein by reference in its entirety.
1. Field of the Invention
The invention relates to a semiconductor device and a manufacturing method thereof, particularly, a semiconductor device having a via hole penetrating a semiconductor substrate and a manufacturing method thereof.
2. Description of the Related Art
A CSP (Chip Size Package) has received attention as a new packaging technology in recent years. The CSP is a small package having almost the same outside dimensions as those of a semiconductor die packaged in it. A BGA (Ball Grid Array) type semiconductor device has been known as a kind of the CSP.
This kind of semiconductor device has a wiring layer connected to a pad electrode on its front surface through a via hole penetrating a semiconductor substrate. A plurality of ball-shaped conductive terminals made of metal such as solder is arrayed in a grid on the back surface of the semiconductor substrate, and these conductive terminals are connected to the pad electrodes through the wiring layer. When this semiconductor device is mounted on electronic equipment, each of the conductive terminals is electrically connected to a circuit board, for example, wiring patterns on a printed circuit board.
Such a BGA type semiconductor device has advantages in providing a large number of conductive terminals and in reducing size over the other CSP type semiconductor devices such as an SOP (Small Outline Package) and a QFP (Quad Flat Package), which have lead pins protruding from their sides.
After the electronic circuit is formed on the semiconductor substrate 50 through a wafer process of a semiconductor, a test is executed to check whether or not the electronic circuit operates normally. At this time, a measuring needle 54 is brought into contact with the front surface of the pad electrode 52 through the opening provided to the first protection film 53. Although only one pad electrode 52 is shown in
The semiconductor substrate 50 completing the above test measurement is sent to the subsequent process, and then a via hole, a wiring, a ball-shaped conductive terminal and so on are formed thereon. In detail, a glass substrate 56 for supporting the semiconductor substrate 50 is attached on the front surface of the semiconductor substrate 50 with a resin film for attachment 55 interposed therebetween as shown in
In the described BGA type semiconductor device, however, the pad electrode 52 is damaged since an end portion of the measuring needle 54 is in contact with the pad electrode 52 by pressure in the test of the electronic circuit, and this damage easily causes moisture infiltration and corrosion of the pad electrode 52.
Furthermore, since an opening K of the first protection film 53 is provided on the pad electrode 52, fixing of the pad electrode 52 is unstable in a vertical direction after the via hole 57 is formed, and the pad electrode 52 warps at its center portion or cracks in the worse case by a heat treatment after the via hole 57 is formed. To raise a concrete example of the influence of the heat treatment, when the second insulation film 58 is made of an organic film such as a photoresist, a baking treatment is performed for setting the organic film. The second insulation film 58 shrinks in this treatment, and downward tensile stress occurs to the pad electrode 52. This tensile stress causes the pad electrode 52 warping at its center.
The invention provides a semiconductor device that includes a semiconductor substrate having a front surface and a back surface and having a via hole connecting the front and back surfaces, an electronic circuit disposed on the front surface, a first pad electrode disposed on the front surface so as to cover the via hole and connected with the electronic circuit, a second pad electrode disposed on the front surface and connected with the first pad electrode, a protection film disposed on the front surface so as to cover the whole first pad electrode and not to cover part of the second pad electrode, and a wiring layer disposed on the back surface so as to be in contact with the first pad electrode through the via hole.
The invention also provides a method of manufacturing a semiconductor device. The method includes providing a device intermediate including a semiconductor substrate, an electronic circuit disposed on a front surface of the semiconductor substrate, a first pad electrode disposed on the front surface and connected with the electronic circuit and a second pad electrode disposed on the front surface and connected with the first pad electrode. The method also includes forming a protection film on the front surface so as to cover the first pad electrode and not to cover part of the second pad electrode, forming a via hole from a back surface of the semiconductor substrate toward the first pad electrode, and forming a wiring layer on the back surface so as to be in contact with the first pad electrode through the via hole.
An embodiment of the invention will be described referring to figures.
An electronic circuit 30 (a semiconductor integrated circuit), a first pad electrode 3, and a second pad electrode 4 disposed near the first pad electrode 3 and connected thereto through a wiring 20 are formed on a front surface of a semiconductor substrate 1 made of silicon or the like as shown in
The first pad electrode 3 and the second pad electrode 4 are formed on a first insulation film 2 on the front surface of the semiconductor substrate 1 by thermal oxidation or the like as shown in the cross-sectional view of
A first protection film 5 is formed by a CVD method or the like, covering the first insulation film 2, the first pad electrode 3 and an end portion of the second pad electrode 4 and having an opening K exposing the front surface of the second pad electrode 4. The first protection film 5 is, for example, a passivation film made of a silicon nitride film.
Then, a measuring needle 54 is brought into contact with the front surface of the second pad electrode 4 through the opening K of the first protection film 5 to execute a test of checking whether or not the electronic circuit 30 operates normally. The measuring needle 54 is connected to an LSI tester 100. A test signal is then sent from the LSI tester 100 to the electronic circuit 30 through the measuring needle 54, the second pad electrode 4, and the first pad electrode 3, and the LSI tester 100 receives a response signal from the electronic circuit 30 in the reverse route, thereby completing the test of measuring the electronic circuit 30. At this time, since an end portion of the measuring needle 54 is in contact with the second pad electrode 4 by pressure, the second pad electrode 4 is damaged, but the first pad electrode 3 remains undamaged. Therefore, even if the second pad electrode 4 corrodes by the damage, the first pad electrode 3 does not corrode and thus can function as an external connection terminal without problems.
After this measuring test, it is possible to form a supporting body 7 on the front surface of the semiconductor substrate 1 according to needs as shown in
Next, the semiconductor substrate 1 is selectively etched (preferably dry-etched) from its back surface as shown in
Next, a second insulation film 9 is formed on the whole back surface of the semiconductor substrate 1 including in the via hole 8. The second insulation film 9 is an organic film such as a photoresist, for example. In this case, after the second insulation film 9 is formed, a baking treatment for setting the second insulation film 9 is performed. In this process, the second insulation film 9 shrinks to cause tensile stress at the first pad electrode 3. However, since the first protection film 5 is fixed on the front surface of the first pad electrode 3, the tensile stress is removed by the first protection film 5 to prevent the first pad electrode 3 from warping. Then, the second insulation film 9 is patterned by exposure and development, the second insulation film 9 at the bottom of the via hole 8 is removed, and the back surface of the first pad electrode 3 is exposed. The second insulation film 9 remains on the back surface of the first semiconductor substrate 1 and the sidewall of the via hole 8.
The second insulation film 9 can be made of a silicon oxide film (SiO2 film) or a silicon nitride film (SiN film) by a plasma CVD method, for example. In this case, a resist layer (not shown) is formed on the second insulation film 9, and the second insulation film 9 (including the first insulation film 2 when it remains) at the bottom of the via hole 8 is removed by etching using this resist layer as a mask. This etching is preferably reactive ion etching, for example, but the other etching can be used instead. By this etching, the back surface of the first pad electrode 3 can be exposed with leaving the second insulation film 9 on the sidewall of the via hole 8 and removing the first insulation film 2 at the bottom.
Next, a wiring layer 10 connected to the back surface of the first pad electrode 3 through the via hole 8 and extending from the via hole 8 onto the back surface of the semiconductor substrate 1 is formed as shown in
Next, a second protection film 11 made of a resist material or the like for example, a solder resist is formed on the back surface of the semiconductor substrate 1 as shown in
When the semiconductor device of the invention is of an LGA (Land Grid Array) type, it is not necessary to form the conductive terminal 12 on a portion of the wiring layer 10 partially exposed from the second protection layer 11.
In the embodiments above, because of the second pad electrode that is connected to the first pad electrode and used as the testing pad electrode, the first pad electrode for connection can be prevented from being damaged. Furthermore, since the second pad electrode is used as a pad for measuring an electronic circuit, it is not necessary to provide an opening to the first protection film for the first pad electrode, so that the first pad electrode is covered by the first protection film and stably fixed. This prevents the influence of the heat treatment after the via hole is formed, and solves the problem of warping the first pad electrode.
It is also possible to provide a via hole 40 reaching the first pad electrode 3 on the supporting body 7 side as shown in
Number | Date | Country | Kind |
---|---|---|---|
2005-284022 | Sep 2005 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5343071 | Kazior et al. | Aug 1994 | A |
5366794 | Nakao | Nov 1994 | A |
5854513 | Kim | Dec 1998 | A |
5986460 | Kawakami | Nov 1999 | A |
6063640 | Mizukoshi et al. | May 2000 | A |
6373143 | Bell | Apr 2002 | B1 |
6512292 | Armbrust et al. | Jan 2003 | B1 |
6628127 | Takemoto et al. | Sep 2003 | B2 |
6841875 | Ohsumi | Jan 2005 | B2 |
20020066960 | Ring | Jun 2002 | A1 |
20020119650 | Whetsel et al. | Aug 2002 | A1 |
20030038367 | Yamaguchi | Feb 2003 | A1 |
20040063268 | Noma et al. | Apr 2004 | A1 |
20050006783 | Takao | Jan 2005 | A1 |
20050056903 | Yamamoto et al. | Mar 2005 | A1 |
20060022287 | Itoi et al. | Feb 2006 | A1 |
20070257373 | Akram et al. | Nov 2007 | A1 |
Number | Date | Country |
---|---|---|
1435872 | Aug 2003 | CN |
1574324 | Feb 2005 | CN |
0472357 | Feb 1992 | EP |
2311652 | Oct 1997 | GB |
2001-102482 | Apr 2001 | JP |
2003-309221 | Oct 2003 | JP |
WO-9940624 | Aug 1999 | WO |
Number | Date | Country | |
---|---|---|---|
20070075425 A1 | Apr 2007 | US |