Claims
- 1. A semiconductor device, wherein memory array regions are disposed in the peripheral part of a chip in the short edge direction and a large number of bonding pads are disposed along the long edge direction of said chip while putting aside to the upper or lower side from the center of the center part of said chip in the short edge direction; and
said large number of bonding pads are disposed such that the shift to the upper or lower side from the center is different relatively at the left half portion and at the right half portion centering on the center part of said chip in the long edge direction.
- 2. The semiconductor device according to claim 1, wherein said large number of bonding pads are disposed so as to be put aside to the upper or lower side from the center of the center part of said chip in the short edge direction and so that the shift to the upper or lower side from the center is large in an address and clock signal system and is small in a data signal system.
- 3. The semiconductor device according to claim 2, wherein an electrostatic protecting element is disposed on one side of the upper and lower sides of said bonding pad of said address and clock signal system and output MOS transistors are disposed above and below said bonding pad of the data signal system.
- 4. The semiconductor device according to claim 1, wherein said semiconductor device is a DRAM or a synchronous DRAM of 64 M bits or more.
- 5. A semiconductor device, having;
a first edge extending in a first direction; a second edge facing to said first edge; a third edge extending in a second direction perpendicular to said first edge; and a fourth edge facing to said third edge; said semiconductor device further comprising: an output circuit; a first memory array disposed between said first edge and a first imaginary line; a second memory array disposed between said second edge and said first imaginary line; and a plurality of pads being disposed on a second imaginary line, wherein said first imaginary line is an imaginary line connecting a middle point of said third edge and a middle point of said fourth edge, wherein said second imaginary line is an imaginary line which is parallel with said first imaginary line and which is imaginarily disposed between said first imaginary line and said second edge, wherein said plurality of pads comprises a first pad; said output circuit being connected with said first pad, wherein said output circuit comprises a first transistor of a first conductive type and a second transistor of a second conductive type, wherein said first conductive type is different from said second conductive type, wherein said first transistor is disposed between said second imaginary line and said first memory array, and wherein said second transistor is disposed between said second imaginary line and said second memory array.
- 6. The semiconductor device according to claim 5, wherein said first and second transistors are MOS transistors.
- 7. The semiconductor device according to claim 6, wherein said first conductive type is P-type and said second conductive type is N-type.
- 8. The semiconductor device according to claim 6, wherein said output circuit comprises an inverter circuit having an output terminal connected to said first pad and said inverter circuit comprises said first and second transistors.
- 9. The semiconductor device according to claim 5, wherein said first pad, said first transistor and said second transistor are disposed on a third imaginary line and said third imaginary line extends in the direction perpendicular to said first imaginary line.
- 10. The semiconductor device according to claim 5, wherein said first memory array and said second memory array contain a dynamic type memory cells.
- 11. The semiconductor device according to claim 5, wherein said first edge is longer than said third edge.
- 12. The semiconductor device according to claim 5, wherein the centers of said plurality of pads are disposed on said second imaginary line.
- 13. The semiconductor device according to claim 5, wherein each of said plurality of pads is quadrilateral and a point where two diagonal lines of said quadrilateral intersect is disposed on said second imaginary line.
- 14. The semiconductor device according to claim 5, wherein the centers of balance of said plurality of pads are disposed on said second imaginary line.
- 15. A semiconductor device, having:
a first edge extending in a first direction; a second edge facing to said first edge; a third edge extending in a second direction perpendicular to said first edge; and a fourth edge facing to said third edge; said semiconductor device further comprising: a plurality of first pads to which data signals are supplied; a plurality of second pads to which address signals are supplied; a first memory array disposed between said first edge and a first imaginary line; and a second memory array disposed between said second edge and said first imaginary line, wherein said plurality of first pads are disposed on a second imaginary line, wherein said plurality of second pads are disposed on a third imaginary line, wherein said first imaginary line is an imaginary line connecting a middle point of said third edge and a middle point of said fourth edge, wherein said second imaginary line is an imaginary line which is parallel with said first imaginary line and which is imaginarily disposed between said first imaginary line and said second edge, and wherein said third imaginary line is an imaginary line which is parallel with said first imaginary line and imaginarily disposed between said second imaginary line and said second edge.
- 16. The semiconductor device according to claim 15, wherein said plurality of first pads are disposed between a fourth imaginary line and said third edge;
said plurality of second pads are disposed between said fourth imaginary line and said fourth edge; and said fourth imaginary line is an imaginary line connecting the middle point of said first edge and the middle point of said second edge.
- 17. The semiconductor device according to claim 15, wherein said first edge is longer than said third edge.
- 18. The semiconductor device according to claim 15, wherein the centers of said plurality of second pads are disposed on said second imaginary line; and
the centers of said plurality of second pads are disposed on said third imaginary line.
- 19. The semiconductor device according to claim 15, wherein each of said plurality of first pads is quadrilateral and a point where two diagonal lines of said quadrilateral intersect is disposed on said second imaginary line; and
each of said plurality of second pads is quadrilateral and a point where two diagonal lines of said quadrilateral intersect is disposed on said third imaginary line.
- 20. The semiconductor device according to claim 15, wherein the centers of balance of said plurality of first pads are disposed on said second imaginary line; and
the centers of balance of said plurality of second pads are disposed on said third imaginary line.
- 21. A semiconductor device, having:
a first edge extending in a first direction; a second edge facing to said first edge; a third edge extending in a second direction perpendicular to said first edge; and a fourth edge facing to said third edge; said semiconductor device further comprising: a plurality of first pads; a plurality of second pads; a first memory array disposed between said first edge and a first imaginary line; and a second memory array disposed between said second edge and said first imaginary line, wherein said plurality of first pads are disposed on a second imaginary line, wherein said plurality of second pads are disposed on a third imaginary line, wherein said first imaginary line is an imaginary line connecting a middle point of said third edge and a middle point of said fourth edge, wherein said second imaginary line is an imaginary line which is parallel with said first imaginary line and which is imaginarily disposed between said first imaginary line and said second edge, wherein said third imaginary line is an imaginary line which is parallel with said first imaginary line and imaginarily disposed between said second imaginary line and said second edge, wherein no pad exists between said plurality of first pads and said second edge, and wherein no pad exists between said plurality of second pads and said first edge.
- 22. The semiconductor device according to claim 21, wherein said plurality of first pads are disposed between a fourth imaginary line and said third edge;
said plurality of second pads are disposed between said fourth imaginary line and said fourth edge; and said fourth imaginary line is an imaginary line connecting the middle point of said first edge and the middle point of said second edge.
- 23. The semiconductor device according to claim 22, wherein said plurality of first pads receive data signals and said plurality of second pads receive address signals.
- 24. The semiconductor device according to claim 21, wherein said plurality of first pads receive data signals from the outside of said semiconductor device and said plurality of second pads receive address signals from the outside of said semiconductor device.
- 25. The semiconductor device according to claim 21, wherein said first edge is longer than said third edge.
- 26. The semiconductor device according to claim 21, wherein the centers of said plurality of second pads are disposed on said second imaginary line and the centers of said plurality of second pads are disposed on said third imaginary line.
- 27. The semiconductor device according to claim 21, wherein each of said plurality of first pads is quadrilateral and a point where two diagonal lines of said quadrilateral intersect is disposed on said second imaginary line; and
each of said plurality of second pads is quadrilateral and a point where two diagonal lines of said quadrilateral intersect is disposed on said third imaginary line.
- 28. The semiconductor device according to claim 21, wherein the centers of balance of said plurality of first pads are disposed on said second imaginary line; and
the centers of balance of said plurality of second pads are disposed on said third imaginary line.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-128797 |
May 1998 |
JP |
|
Parent Case Info
[0001] This is a continuation of U.S. application Ser. No. 09/310,580, filed May 12, 1999, the entire disclosure of which is incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09310580 |
May 1999 |
US |
Child |
09966084 |
Oct 2001 |
US |